Section 39. Oscillator (Part III)

HIGHLIGHTS

This section of the manual contains the following topics:

39.1 Introduction ................................................................. 39-2
39.2 CPU Clocking ............................................................... 39-4
39.3 Oscillator Configuration Registers .............................. 39-5
39.4 Special Function Registers .......................................... 39-8
39.5 Primary Oscillator (Posc) ............................................ 39-15
39.6 Internal Fast RC (FRC) Oscillator ............................... 39-19
39.7 Phase-Locked Loop (PLL) .......................................... 39-20
39.8 Secondary Oscillator (Sosc) ........................................ 39-25
39.9 Low-Power RC (LPRC) Oscillator .............................. 39-26
39.10 Auxiliary Oscillator (Aosc) ........................................ 39-27
39.11 Fail-Safe Clock Monitor (FSCM) ......................... 39-28
39.12 Clock Switching ...................................................... 39-29
39.13 Two-Speed Start-Up ............................................... 39-33
39.14 Register Maps ...................................................... 39-34
39.15 Related Application Notes ................................. 39-35
39.16 Revision History .................................................. 39-36
39.1 INTRODUCTION

The dsPIC33F/PIC24H oscillator system includes these characteristics:

- External and internal oscillator options
- On-chip Phase-Locked Loop (PLL) to boost the internal operating frequency on selected internal and external oscillator sources
- On-the-fly clock switching between various clock sources
- Doze mode for system power-saving
- Fail-Safe Clock Monitor (FSCM) that detects clock failure and permits safe application recovery or shutdown
- Nonvolatile Configuration bits for clock source selection
- Auxiliary Crystal Oscillator for Digital-to-Analog Converter (DAC)

A block diagram of the dsPIC33F/PIC24H oscillator system is shown in Figure 39-1.
Figure 39-1: Oscillator (Part III) System Block Diagram

Note 1: See 39.7 “Phase-Locked Loop (PLL)” for FVCO values.
2: The DAC is not present in all devices. Refer to the specific device data sheet for details.
3: If the oscillator is used with XT or HS modes, an external parallel resistor with the value of 1 MΩ must be connected.
39.2 CPU CLOCKING

The system clock (Fosc) source can be provided by one of the following options:

- Primary Oscillator (Posc) on the OSC1 and OSC2 pins
- Secondary Oscillator (Sosc) on the SOSCI and SOSCO pins
- Internal Fast RC (FRC) Oscillator with optional clock divider
- Internal Low-Power RC (LPRC) Oscillator
- Posc with PLL
- Internal Fast RC Oscillator with PLL

The Fosc source is divided by 2 to produce the internal instruction cycle clock. The instruction cycle clock is denoted by FCY. The timing diagram in Figure 39-2 shows the relationship among the system clock (Fosc), instruction cycle clock (FCY), and Program Counter (PC).

FCY can be output on the OSC2 I/O pin if the Primary Oscillator mode or the High Speed Oscillator (HS) mode is not selected as the clock source (see 39.5 “Primary Oscillator (Posc)”).

Figure 39-2: Clock/Instruction Cycle Timing
39.3 OSCILLATOR CONFIGURATION REGISTERS

Oscillator Configuration registers are located in the program memory space, and are not Special Function Registers (SFRs). These two registers are mapped into program memory space and are programmed at the time of device programming.

- **FOSCSEL: Oscillator Source Selection Register**
  
The FOSCSEL register selects the initial oscillator source and start-up option. FOSCSEL contains the following Configuration bit:
  
The Initial Oscillator Source Selection Configuration bits (FNOSC<2:0>) in the Oscillator Source Selection register (FOSCSEL<2:0>) determine the clock source that is used at a Power-on Reset (POR). Thereafter, the clock source can be changed between permissible clock sources with clock switching.
  
The Internal FRC Oscillator with postscaler (FRCDIVN) is the default (unprogrammed) selection.

- **FOSC: Oscillator Configuration Register**
  
The FOSC register configures the Primary Oscillator mode, OSCO pin function, peripheral pin select, and the fail-safe and clock switching modes. FOSC contains the following Configuration bits:
  - The Primary Oscillator Mode Selection Configuration bits (POSCMD<1:0> in the Oscillator Configuration Register (FOSC<1:0>) select the operation mode of the POSC.
  - The OSC2 Pin Function (OSCIOFNC) configuration bit in the Oscillator Configuration Register (FOSC<2>) selects the OSC2 pin function, except in HS or Medium-Speed Oscillator (XT) mode.
    
    When OSCIOFNC is unprogrammed ('1'), the FCY clock is output on the OSC2 pin. When OSCIOFNC is programmed ('0'), the OSC2 pin becomes a general purpose I/O pin.

Table 39-1 lists the configuration settings that select the device oscillator source and operating mode at a POR.

Table 39-1: Configuration Bit Values for Clock Selection

<table>
<thead>
<tr>
<th>Oscillator Source</th>
<th>Oscillator Mode</th>
<th>FNOSC Value</th>
<th>POSCMD Value</th>
<th>Note</th>
</tr>
</thead>
<tbody>
<tr>
<td>S0</td>
<td>Fast RC (FRC) Oscillator</td>
<td>000</td>
<td>xx</td>
<td>1</td>
</tr>
<tr>
<td>S1</td>
<td>Fast RC Oscillator with PLL (FRCPLL)</td>
<td>001</td>
<td>xx</td>
<td>1</td>
</tr>
<tr>
<td>S2</td>
<td>Primary Oscillator (EC)</td>
<td>010</td>
<td>00</td>
<td>1</td>
</tr>
<tr>
<td>S2</td>
<td>Primary Oscillator (XT)</td>
<td>010</td>
<td>01</td>
<td>—</td>
</tr>
<tr>
<td>S2</td>
<td>Primary Oscillator (HS)</td>
<td>010</td>
<td>10</td>
<td>—</td>
</tr>
<tr>
<td>S3</td>
<td>Primary Oscillator with PLL (ECPLL)</td>
<td>011</td>
<td>00</td>
<td>1</td>
</tr>
<tr>
<td>S3</td>
<td>Primary Oscillator with PLL (XTPLL)</td>
<td>011</td>
<td>01</td>
<td>—</td>
</tr>
<tr>
<td>S3</td>
<td>Primary Oscillator with PLL (HSPLL)</td>
<td>011</td>
<td>10</td>
<td>—</td>
</tr>
<tr>
<td>S4</td>
<td>Secondary Oscillator (Sosc)</td>
<td>100</td>
<td>xx</td>
<td>1</td>
</tr>
<tr>
<td>S5</td>
<td>Low-Power RC (LPRC) Oscillator</td>
<td>101</td>
<td>xx</td>
<td>1</td>
</tr>
<tr>
<td>S6</td>
<td>Fast RC Oscillator with Divide-by-16 (FRCDIV16)</td>
<td>110</td>
<td>xx</td>
<td>1</td>
</tr>
<tr>
<td>S7</td>
<td>Fast RC Oscillator with Divide-by-N (FRCDIVN)</td>
<td>111</td>
<td>xx</td>
<td>1, 2</td>
</tr>
</tbody>
</table>

Note 1: The OSC2 pin function is determined by the OSCIOFNC Configuration bit.

Note 2: The default oscillator mode for an unprogrammed (erased) device.
Register 39-1: FOSCSEL: Oscillator Source Selection Register

```
<table>
<thead>
<tr>
<th>bit 15</th>
<th>bit 8</th>
</tr>
</thead>
<tbody>
<tr>
<td>R/P</td>
<td>U</td>
</tr>
</tbody>
</table>
```

```
<table>
<thead>
<tr>
<th>bit 7</th>
<th>bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>IESO</td>
<td>R/P</td>
</tr>
</tbody>
</table>
```

**Legend:**
- **R** = Readable bit
- **P** = Programmable bit
- **U** = Unimplemented bit, read as ‘1’
- **-n** = Value at POR
- ‘1’ = Bit is set
- ‘0’ = Bit is cleared
- **x** = Bit is unknown

**bit 15-8**
- **Unimplemented**: Read as ‘1’

**bit 7**
- **IESO**: Internal External Start-up Option bit
  - 1 = Start-up device with the Internal FRC Oscillator, and then automatically switch to the user-selected oscillator source when ready
  - 0 = Start-up device with user-selected oscillator source

**bit 6-3**
- **Unimplemented**: Read as ‘1’

**bit 2-0**
- **FNOSC<2:0>**: Initial Oscillator Source Selection bits
  - 111 = Fast RC (FRC) Oscillator with Divide-by-N (FRCDIVN)
  - 110 = Fast RC Oscillator with Divide-by-16 (FRCDIV16)
  - 101 = Low-Power RC (LPRC) Oscillator
  - 100 = Secondary Oscillator (Sosc)
  - 011 = Primary Oscillator with PLL (XTPLL, HSPLL, ECPLL)
  - 010 = Primary Oscillator (XT, HS, EC)
  - 001 = Fast RC Oscillator with PLL (FRCPLL)
  - 000 = Fast RC Oscillator (FRC)
### Register 39-2: FOSC: Oscillator Configuration Register

<table>
<thead>
<tr>
<th>bit 15-8</th>
<th>bit 7-6</th>
<th>bit 5</th>
<th>bit 4-3</th>
<th>bit 2</th>
<th>bit 1-0</th>
</tr>
</thead>
<tbody>
<tr>
<td>FCKSM&lt;1:0&gt;</td>
<td>IOL1WAY(1)</td>
<td>OSCIOFNC</td>
<td>POSCMD&lt;1:0&gt;</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

#### Legend:
- **R** = Readable bit
- **P** = Programmable bit
- **U** = Unimplemented bit, read as ‘1’
- ‘-n’ = Value at POR
- ‘1’ = Bit is set
- ‘0’ = Bit is cleared
- **x** = Bit is unknown

#### Bit Descriptions:
- **bit 15-8**: Unimplemented: Read as ‘1’
- **bit 7-6**: FCKSM<1:0>: Clock Switching Mode bits
  - 1x = Clock switching is disabled, Fail-Safe Clock Monitor (FSCM) is disabled
  - 01 = Clock switching is enabled, FSCM is disabled
  - 00 = Clock switching is enabled, FSCM is enabled
- **bit 5**: IOL1WAY: Peripheral Pin Select Configuration bit(1)
  - 1 = Allow only one reconfiguration
  - 0 = Allow multiple reconfigurations
- **bit 4-3**: Unimplemented: Read as ‘1’
- **bit 2**: OSCIOFNC: OSC2 Pin Function bit (except in XT and HS modes)
  - 1 = OSC2 is clock output and instruction cycle (FCY) clock is output on OSC2 pin
  - 0 = OSC2 is a general purpose digital I/O pin
- **bit 1-0**: POSCMD<1:0>: Primary Oscillator Mode Selection bits
  - 11 = Primary Oscillator (POSC) disabled
  - 10 = HS (High-Speed) Crystal Oscillator mode
  - 01 = XT (Crystal) Oscillator mode
  - 00 = EC (External Clock) mode

#### Note 1:
The IOL1WAY bit is not available on all devices. Refer to the “Oscillator Configuration” chapter in the specific device data sheet for more information.
39.4 SPECIAL FUNCTION REGISTERS

The following Special Function Registers (SFRs) provide run-time control and status of the oscillator system:

- **OSCCON: Oscillator Control Register**
  OSCCON controls clock switching and provides status information that allows current clock source, PLL lock, and clock fail conditions to be monitored.

- **CLKDIV: Clock Divisor Register**
  CLKDIV controls Doze mode and selects a PLL prescaler, a PLL postscaler, and an FRC postscaler.

- **PLLFBD: PLL Feedback Divisor Register**
  PLLFBD selects the PLL feedback divisor.

- **OSCTUN: FRC Oscillator Tuning Register**
  OSCTUN is used to tune the Internal FRC Oscillator frequency in software. It allows the Internal FRC Oscillator frequency to be adjusted over a range of ±12%.

- **ACLKCON: Auxiliary Clock Control Register**
  ACLKCON controls the Auxiliary Oscillator mode and the auxiliary output clock divider.

**Note:** The Oscillator SFRs (OSCCON, CLKDIV, PLLFBD, OSCTUN and ACLKCON) are reset only on a POR.
### Section 39. Oscillator (Part III)

Register 39-3: OSCCON: Oscillator Control Register

<table>
<thead>
<tr>
<th>Bit</th>
<th>Description</th>
<th>Values</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>Unimplemented: Read as ‘0’</td>
<td></td>
</tr>
</tbody>
</table>
| 14-12 | COSC<2:0>: Current Oscillator Selection bits (read-only) | 111 = Fast RC (FRC) Oscillator with Divide-by-N (FRCDIVN)  
|      |                              | 110 = Fast RC Oscillator with Divide-by-16 (FRCDIV16)  
|      |                              | 101 = Low-Power RC (LPRC) Oscillator        |
|      |                              | 100 = Secondary Oscillator (Sosc)           |
|      |                              | 011 = Primary Oscillator (Posc) with PLL (XTPLL, HSPLL, ECPLL) |
|      |                              | 010 = Primary Oscillator (XT, HS, EC)       |
|      |                              | 001 = Fast RC Oscillator with PLL (FRCPLL)  |
|      |                              | 000 = Fast RC Oscillator (FRC)              |
| 11  | Unimplemented: Read as ‘0’    |                                            |
| 10-8 | NOSC<2:0>: New Oscillator Selection bits | 111 = Fast RC(FRC) Oscillator with Divide-by-N (FRCDIVN)  
|      |                              | 110 = Fast RC Oscillator with Divide-by-16 (FRCDIV16)  
|      |                              | 101 = Low-Power RC (LPRC) Oscillator        |
|      |                              | 100 = Secondary Oscillator (Sosc)           |
|      |                              | 011 = Primary Oscillator (Posc) with PLL (XTPLL, HSPLL, ECPLL) |
|      |                              | 010 = Primary Oscillator (XT, HS, EC)       |
|      |                              | 001 = Fast RC Oscillator with PLL (FRCPLL)  |
|      |                              | 000 = Fast RC Oscillator (FRC)              |
| 7   | CLKLOCK: Clock Lock Enable bit | If clock switching is enabled and FSCM is disabled (FOSC<7:6> = 01):  
|      |                              | 1 = Clock switching is disabled, system clock source is locked  
|      |                              | 0 = Clock switching is enabled, system clock source may be modified by clock switching |
| 6   | IOLOCK: Peripheral Pin Select Lock bit(1) | 1 = Peripheral Pin Select is locked. Writes to the Peripheral Pin Select registers are not allowed.  
|      |                              | 0 = Peripheral Pin Select is not locked. Writes to the Peripheral Pin Select registers are allowed. |
| 5   | LOCK: PLL Lock Status bit (read-only) | 1 = Indicates that PLL is in lock, or PLL start-up timer is satisfied  
|      |                              | 0 = Indicates that PLL is out of lock, start-up timer is in progress or PLL is disabled |
| 4   | Unimplemented: Read as ‘0’    |                                            |

**Note 1:** The IOLOCK bit is not available on all devices. Refer to the “Oscillator Configuration” chapter in the specific device data sheet for more information.

**Note:** Writes to this register require an unlock sequence. Refer to 39.12 “Clock Switching” for details and examples.
Register 39-3: OSCCON: Oscillator Control Register (Continued)

bit 3  CF: Clock Fail Detect bit (read/clear by application)
       1 = FSCM has detected clock failure
       0 = FSCM has not detected clock failure

bit 2  Unimplemented: Read as ‘0’

bit 1  LPOSCEN: Secondary Oscillator (Sosc) Enable bit
       1 = Enable Secondary Oscillator
       0 = Disable Secondary Oscillator

bit 0  OSWEN: Oscillator Switch Enable bit
       1 = Request oscillator switch to selection specified by NOSC<2:0> bits
       0 = Oscillator switch is complete

Note 1: The IOLOCK bit is not available on all devices. Refer to the “Oscillator Configuration” chapter in the specific device data sheet for more information.

Note: Writes to this register require an unlock sequence. Refer to 39.12 “Clock Switching” for details and examples.
Section 39. Oscillator (Part III)

Register 39-4: CLKDIV: Clock Divisor Register

<table>
<thead>
<tr>
<th>R/W-0</th>
<th>R/W-0</th>
<th>R/W-1</th>
<th>R/W-1</th>
<th>R/W-0</th>
<th>R/W-0</th>
<th>R/W-0</th>
<th>R/W-0</th>
</tr>
</thead>
<tbody>
<tr>
<td>ROI</td>
<td>DOZE&lt;2:0&gt;</td>
<td>DOZEN&lt;1&gt;</td>
<td>FRCDIV&lt;2:0&gt;</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

bit 15

**ROI**: Recover On Interrupt bit

- 1 = Interrupts clear the DOZEN bit and the processor clock/peripheral clock ratio is set to 1:1
- 0 = Interrupts have no effect on the DOZEN bit

bit 14-12

**DOZE<2:0>**: Processor Clock Reduction Select bits (2)

- 111 = FCY divided by 128
- 110 = FCY divided by 64
- 101 = FCY divided by 32
- 100 = FCY divided by 16
- 011 = FCY divided by 8 (default)
- 010 = FCY divided by 4
- 001 = FCY divided by 2
- 000 = FCY divided by 1

bit 11

**DOZEN**: DOZE Mode Enable bit (1,2)

- 1 = DOZE<2:0> field specifies the ratio between the peripheral clocks and the processor clocks
- 0 = Processor clock/peripheral clock ratio forced to 1:1

bit 10-8

**FRCDIV<2:0>**: Internal Fast RC Oscillator Postscaler bits

- 111 = FRC divided by 256
- 110 = FRC divided by 64
- 101 = FRC divided by 32
- 100 = FRC divided by 16
- 011 = FRC divided by 8 (default)
- 010 = FRC divided by 4
- 001 = FRC divided by 2
- 000 = FRC divided by 1 (default)

bit 7-6

**PLLPOST<1:0>**: PLL VCO Output Divider Select bits (also denoted as ‘N2’, PLL postscaler)

- 11 = Output divided by 8
- 10 = Reserved
- 01 = Output divided by 4 (default)
- 00 = Output divided by 2

bit 5

**Unimplemented**: Read as ‘0’

bit 4-0

**PLLPRE<4:0>**: PLL Phase Detector Input Divider Select bits (also denoted as ‘N1’, PLL prescaler)

- 11111 = Input/33
- ...
- ...
- 00001 = Input divided by 3
- 00000 = Input divided by 2 (default)

Note 1: This bit is cleared when the ROI bit is set and an interrupt occurs.

Note 2: For more information on Doze mode, refer to Section 9. “Watchdog Timer and Power-Saving Modes” (DS70196).
Register 39-5: PLLFBD: PLL Feedback Divisor Register

| bit 15-9 | Unimplemented: Read as '0' |
| bit 8-0 | PLLDIV<8:0>: PLL Feedback Divisor bits (also denoted as 'M', PLL multiplier) |

Legend:
- R = Readable bit
- W = Writable bit
- U = Unimplemented bit, read as '0'
- -n = Value at POR
- '1' = Bit is set
- '0' = Bit is cleared
- x = Bit is unknown

<table>
<thead>
<tr>
<th>R/W-0</th>
<th>R/W-0</th>
<th>R/W-1</th>
<th>R/W-0</th>
<th>R/W-0</th>
<th>R/W-0</th>
<th>R/W-0</th>
</tr>
</thead>
<tbody>
<tr>
<td>PLLDIV&lt;7:0&gt;</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Values:
- 111111111 = 513
- 000000010 = 4
- 000000001 = 3
- 000000000 = 2

•

•

•

‘1’ = Bit is set
‘0’ = Bit is cleared
x = Bit is unknown
### Register 39-6: OSCTUN: FRC Oscillator Tuning Register

<table>
<thead>
<tr>
<th>bit 15</th>
<th>bit 8</th>
</tr>
</thead>
<tbody>
<tr>
<td>U-0</td>
<td>U-0</td>
</tr>
<tr>
<td>—</td>
<td>—</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>bit 7</th>
<th>bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>U-0</td>
<td>R/W-0</td>
</tr>
</tbody>
</table>

Legend:
- **R** = Readable bit
- **W** = Writable bit
- **U** = Unimplemented bit, read as ‘0’
- **-n** = Value at POR
- ‘1’ = Bit is set
- ‘0’ = Bit is cleared
- **x** = Bit is unknown

**TUN<5:0>:** FRC Oscillator Tuning bits

- **011111** = Center frequency + 11.625% (8.23 MHz)
- **011110** = Center frequency + 11.25% (8.20 MHz)
- **000001** = Center frequency + 0.375% (7.40 MHz)
- **000000** = Center frequency (7.37 MHz nominal)
- **111111** = Center frequency - 0.375% (7.345 MHz)
- **100001** = Center frequency - 11.625% (6.52 MHz)
- **100000** = Center frequency - 12% (6.49 MHz)
Register 39-7: **ACLKCON: Auxiliary Clock Control Register**

<table>
<thead>
<tr>
<th>bit 15</th>
<th>bit 14</th>
<th>bit 13</th>
<th>bit 12</th>
<th>bit 11</th>
<th>bit 10</th>
<th>bit 9</th>
<th>bit 8</th>
</tr>
</thead>
<tbody>
<tr>
<td>U-0</td>
<td>U-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
<td>R/W-0</td>
</tr>
<tr>
<td>__</td>
<td>__</td>
<td>SELACLK</td>
<td>AOSCMD&lt;1:0&gt;</td>
<td>APSTSCLR&lt;2:0&gt;</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Legend:**

R = Readable bit  
W = Writable bit  
U = Unimplemented bit, read as ‘0’  
-n = Value at POR  
‘1’ = Bit is set  
‘0’ = Bit is cleared  
x = Bit is unknown

**bit 15-14**  
Unimplemented: Read as ‘0’

**bit 13**  
**SELACLK**: Select Auxiliary Clock Source for Auxiliary Clock Divider bit  
1 = Auxiliary Oscillator (AOSC) provides the source clock for Auxiliary Clock Divider  
0 = PLL output provides the source clock for Auxiliary Clock Divider

**bit 12-11**  
**AOSCMD<1:0>**: Auxiliary Oscillator Mode bits  
11 = EC (External Clock) Mode Select  
10 = XT (Crystal) Oscillator Mode Select  
01 = HS (High-Speed) Oscillator Mode Select  
00 = Auxiliary Oscillator (AOSC) Disabled (default)

**bit 10-8**  
**APSTSCLR<2:0>**: Auxiliary Clock Output Divider bits  
111 = Divided by 1  
110 = Divided by 2  
101 = Divided by 4  
100 = Divided by 8  
011 = Divided by 16  
010 = Divided by 32  
001 = Divided by 64  
000 = Divided by 256 (default)

**bit 7**  
**ASRCSEL**: Select Reference Clock Source for Auxiliary Clock bit  
1 = Primary Oscillator (POSC) is the clock source  
0 = Auxiliary Oscillator (AOSC) is the clock source

**bit 6-0**  
Unimplemented: Read as ‘0’
39.5 PRIMARY OSCILLATOR (POSC)

The Primary Oscillator (POSC) is available on the OSC1 and OSC2 pins of the dsPIC33F/PIC24H device families. This connection enables an external crystal (or ceramic resonator) to provide the clock to the device. Optionally, the POSC can be used with the internal PLL to boost the Fosc to 80 MHz for 40 MIPS execution. The POSC provides the following modes of operation:

- **Medium-Speed Crystal Oscillator (XT Mode)**
  XT mode is a medium-gain, medium-frequency mode used to work with crystal frequencies of 3-10 MHz.

- **High-Speed Oscillator (HS Mode)**
  HS mode is a high-gain, high-frequency mode that is used to work with crystal frequencies of 10-40 MHz.

- **External Clock Source Operation (EC Mode)**
  If the on-chip oscillator is not used, EC mode allows the internal oscillator to be bypassed. The device clocks are generated from an external source (0.8-64 MHz) and input on the OSC1 pin.

The Initial Oscillator Source Selection Configuration bits (FNOSC<2:0>) in the Oscillator Source Selection register (FOSCSEL<2:0>) specify the POSC clock source at a POR. The Primary Oscillator Mode Selection Configuration bits (POSCMD<1:0>) in the Oscillator Configuration register (FOSC<1:0>) specify the Primary Oscillator mode. Table 39-2 shows the options selected by specific bit configurations, which are programmed at the time of device programming.

**Table 39-2: Primary Oscillator Clock Source Options**

<table>
<thead>
<tr>
<th>FNOSC Value</th>
<th>POSCMD</th>
<th>Primary Oscillator Source/Mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>00</td>
<td>Primary Oscillator: External Clock Mode (EC)</td>
</tr>
<tr>
<td>00</td>
<td>01</td>
<td>Primary Oscillator: Medium Frequency Mode (XT)</td>
</tr>
<tr>
<td>01</td>
<td>10</td>
<td>Primary Oscillator: High-Frequency Mode (HS)</td>
</tr>
<tr>
<td>10</td>
<td>00</td>
<td>Primary Oscillator with PLL: External Clock Mode (ECPLL)</td>
</tr>
<tr>
<td>10</td>
<td>01</td>
<td>Primary Oscillator with PLL: Medium-Frequency Mode (XTPLL)</td>
</tr>
<tr>
<td>11</td>
<td>10</td>
<td>Primary Oscillator with PLL: High-Frequency Mode (HSPLL)</td>
</tr>
</tbody>
</table>

Figure 39-3 shows a recommended crystal oscillator circuit diagram for dsPIC33F/PIC24H devices. Capacitors C1 and C2 form the load capacitance for the crystal. The optimum load capacitance (CL) for a given crystal is specified by the crystal manufacturer. Load capacitance can be calculated as shown in Equation 39-1.

**Figure 39-3: Crystal or Ceramic Resonator Operation in XT or HS Oscillator Mode**

Capacitors C1 and C2 form the load capacitance for the crystal.
Equation 39-1: Crystal Load Capacitance

\[ C_L = C_S + \frac{C_1 \cdot C_2}{C_1 + C_2} \]

Where:
\( C_S \) is the stray capacitance

Assuming \( C_1 = C_2 \), Equation 39-2 gives the capacitor value \((C_1, C_2)\) for a given load and stray capacitance.

Equation 39-2: External Capacitor for Crystal

\[ C_1 = C_2 = 2 \cdot (C_L - C_S) \]

For additional information on crystal oscillators and their operation, refer to 39.15 “Related Application Notes”.

39.5.1 Oscillator Start-up Time

The oscillator starts oscillating as the device voltage increases from \( V_{SS} \). The time required for the oscillator to start oscillating depends on the following factors:
- Crystal/Resonator frequency
- Capacitor values used (\( C_1 \) and \( C_2 \) in Figure 39-3)
- Device \( V_{DD} \) rise time
- System temperature
- Series resistor value and type if used
- Oscillator mode selection of device (selects the gain of the internal oscillator inverter)
- Crystal quality
- Oscillator circuit layout
- System noise

Figure 39-4 shows a plot of a typical oscillator and resonator start-up.

Figure 39-4: Example Oscillator and Resonator Start-up Characteristics

To ensure that a crystal oscillator (or ceramic resonator) has started and stabilized, an Oscillator Start-up Timer (OST) is provided with the \( \text{Posc} \) and the \( \text{Sosc} \). The OST is a simple 10-bit counter that counts 1024 cycles before releasing the oscillator clock to the rest of the system. This time-out period is denoted as \( T_{OST} \).

The amplitude of the oscillator signal must reach the \( V_{IL} \) and \( V_{IH} \) thresholds for the oscillator pins before the OST can begin to count cycles. The \( T_{OST} \) interval is required every time the oscillator restarts (e.g., on POR, BOR, and wake-up from Sleep mode).
When the POSC is enabled, it takes a finite amount of time to start oscillating. This delay is denoted as TOSCD. After TOSCD, the OST timer takes 1024 clock cycles (TOST) to release the clock. The total delay for the clock to be ready is TOSCD + TOST. If the PLL is used, an additional delay is required for the PLL to lock (see 39.7 “Phase-Locked Loop (PLL)”).

POSC start-up behavior is illustrated in Figure 39-5, indicating where the CPU begins toggling an I/O pin when it starts execution after the TOSCD + TOST interval.

Figure 39-5: Oscillator Start-up Characteristics

39.5.2 POSC Pin Functionality

The POSC pins (OSC1/OSC2) can be used for other functions when the oscillator is not being used.

The POSCMD Configuration bits (POSCMD<1:0>) in the Oscillator Configuration register (FOSC<1:0>) determine the following oscillator pin function.

POSCMD: Primary Oscillator Mode Selection bits:
- 11 = Primary Oscillator mode disabled
- 10 = HS Oscillator mode selected
- 01 = XT Oscillator mode selected
- 00 = External Clock mode selected

The OSCIOFNC bit (FOSC<2>) determines the following OSC2 pin function.

OSCIOFNC: OSC2 Pin Function bit (except in XT and HS modes):
- 1 = OSC2 is the clock output and the instruction cycle (FCY) clock is output on the OSC2 pin, see Figure 39-6
- 0 = OSC2 is a general purpose digital I/O pin, see Figure 39-7
The oscillator pin functions are shown in Table 39-3.

### Table 39-3: Clock Pin Function Selection

<table>
<thead>
<tr>
<th>Oscillator Source</th>
<th>OSCIOFNC Value</th>
<th>POSCMD&lt;1:0&gt; Value</th>
<th>OSC1(1) Pin Function</th>
<th>OSC2(2) Pin Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>Posc Disabled</td>
<td>1</td>
<td>11</td>
<td>Digital I/O</td>
<td>Clock Output (FCY)</td>
</tr>
<tr>
<td>Posc Disabled</td>
<td>0</td>
<td>11</td>
<td>Digital I/O</td>
<td>Digital I/O</td>
</tr>
<tr>
<td>HS (High-Speed)</td>
<td>X</td>
<td>10</td>
<td>OSC1</td>
<td>OSC2</td>
</tr>
<tr>
<td>XT (Crystal)</td>
<td>X</td>
<td>01</td>
<td>OSC1</td>
<td>OSC2</td>
</tr>
<tr>
<td>EC (External Clock)</td>
<td>1</td>
<td>00</td>
<td>OSC1</td>
<td>Clock Output (FCY)</td>
</tr>
<tr>
<td>EC (External Clock)</td>
<td>0</td>
<td>00</td>
<td>OSC1</td>
<td>Digital I/O</td>
</tr>
</tbody>
</table>

**Note 1:** OSC1 pin function is determined by the Primary Oscillator Mode Configuration bits (POSCMD<1:0>).

**Note 2:** OSC2 pin function is determined by Primary Oscillator Mode Configuration bits (POSCMD<1:0>) and OSC2 Pin Function Configuration bits (OSCIOFNC<2>).

### Figure 39-6: OSC2 Pin for Clock Output (in EC Mode), FOSC<2> = 1

![Figure 39-6: OSC2 Pin for Clock Output (in EC Mode), FOSC<2> = 1](image)

### Figure 39-7: OSC2 Pin for Digital I/O (in EC Mode), FOSC<2> = 0

![Figure 39-7: OSC2 Pin for Digital I/O (in EC Mode), FOSC<2> = 0](image)
39.6 INTERNAL FAST RC (FRC) OSCILLATOR

The Internal Fast RC (FRC) Oscillator provides a nominal 7.37 MHz clock without requiring an external crystal or ceramic resonator, which results in system cost savings for applications that do not require a precise clock reference.

The application software can tune the frequency of the oscillator from -12% to +11.625% (30 kHz steps) of the nominal frequency value using the FRC Oscillator Tuning bits (TUN<5:0>) in the FRC Oscillator Tuning register (OSCTUN<5:0>).

Note 1: Refer to the “Oscillator Configuration” chapter in the specific device data sheet for the accuracy of the FRC clock frequency over temperature and voltage variations.

2: The FRC Oscillator Tuning bits (TUN<5:0>) should not be changed dynamically when operating in internal FRC with PLL. To change the FRC Oscillator Tuning bits:
   a) Switch the clock to a non-PLL mode (e.g., Internal FRC).
   b) Make the necessary changes.
   c) Switch the clock back to the PLL mode.

The Internal FRC Oscillator starts up instantly. Unlike a crystal oscillator, which can take several milliseconds to begin oscillation, the Internal FRC Oscillator starts oscillating immediately.

The Initial Oscillator Source Selection Configuration bits (FNOSC<2:0>) in the Oscillator Source Selection register (FOSCSEL<2:0>) select the FRC clock source. The Internal FRC Oscillator clock source options at the time of a POR are shown in Table 39-4. The Configuration bits are programmed at the time of device programming.

Table 39-4: Internal FRC Oscillator Clock Source Options at POR

<table>
<thead>
<tr>
<th>FNOSC&lt;2:0&gt; Value</th>
<th>Posc Source/Mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>111</td>
<td>FRC Oscillator: Postscaler by N (FRCDIVN)</td>
</tr>
<tr>
<td>110</td>
<td>FRC Oscillator: Postscaler by 16 (FRCDIV16)</td>
</tr>
<tr>
<td>001</td>
<td>FRC Oscillator with PLL (FRCPLL)</td>
</tr>
<tr>
<td>000</td>
<td>FRC Oscillator (FRC)</td>
</tr>
</tbody>
</table>

39.6.1 Internal FRC Oscillator Postscaler Mode (FRCDIVN)

In the Internal FRC Oscillator Postscaler mode, a variable postscaler divides the FRC clock output and allows a lower frequency to be chosen. The postscaler is controlled by the Internal Fast RC Oscillator Postscaler bits (FRCDIV<2:0>) in the Clock Divisor register (CLKDIV<10:8>). These bits allow eight settings, from 1:1 to 1:256, to be chosen, as shown in Table 39-5.

Table 39-5: Internal FRC Oscillator Postscaler Settings

<table>
<thead>
<tr>
<th>FRCDIV&lt;2:0&gt; Value</th>
<th>Internal FRC Oscillator Setting</th>
</tr>
</thead>
<tbody>
<tr>
<td>111</td>
<td>FRC divide by 256</td>
</tr>
<tr>
<td>110</td>
<td>FRC divide by 64</td>
</tr>
<tr>
<td>101</td>
<td>FRC divide by 32</td>
</tr>
<tr>
<td>100</td>
<td>FRC divide by 16</td>
</tr>
<tr>
<td>011</td>
<td>FRC divide by 8</td>
</tr>
<tr>
<td>010</td>
<td>FRC divide by 4</td>
</tr>
<tr>
<td>001</td>
<td>FRC divide by 2</td>
</tr>
<tr>
<td>000</td>
<td>FRC divide by 1 (default)</td>
</tr>
</tbody>
</table>

 Optionally, the FRC postscaler output can be used with the internal PLL to boost the system frequency (Fosc) to 80 MHz for 40 MIPS instruction cycle execution speed.

Note: The FRC divider should not be changed dynamically when operating in Internal FRC with PLL. To change the FRC divider:
1. Switch the clock to non-PLL mode (for example, Internal FRC).
2. Make the necessary changes.
3. Switch the clock back to the PLL mode.
39.7 PHASE-LOCKED LOOP (PLL)

The POSC and Internal FRC Oscillator sources can optionally use an on-chip PLL to obtain higher operating speeds. A block diagram of the PLL module is shown in Figure 39-8.

**Figure 39-8: dsPIC33F/PIC24H PLL Block Diagram**

For PLL operation, the Phase Frequency Detector (PFD) input frequency and Voltage Controlled Oscillator (VCO) output frequency must meet the following requirements:

- The PFD input frequency (FREF) must be in the range of 0.8-8.0 MHz
- The VCO output frequency (FVCO) must be in the range of 100-200 MHz

The PLL Phase Detector Input Divider Select bits (PLLPRE<4:0>) in the Clock Divisor register (CLKDIV<4:0>) specify the input divider ratio (N1), which is used to scale down the input clock (FIN) to meet the PFD input frequency range of 0.8-8 MHz.

The PLL Feedback Divisor bits (PLLDIV<8:0>) in the PLL Feedback Divisor register (PLLFBD<8:0>) specify the divider ratio (M), which scales down the FVCO for feedback to the PFD. The FVCO is ‘M’ times the input FREF.

The PLL VCO Output Divider Select bits (PLLPOST<1:0>) in the Clock Divisor register (CLKDIV<7:6>) specify the divider ratio (N2) to limit the system clock frequency (FOSC) to 80 MHz.

**Equation 39-3** shows the relationship between the FIN and the FOSC.

**Equation 39-3: Fosc Calculation**

\[
F_{OSC} = FIN \times \left( \frac{M}{N_1 \times N_2} \right) = FIN \times \left( \frac{PLLDIV + 2}{(PLLPRE + 2) \times 2(PLLPOST + 1)} \right)
\]

Where:

- \( N_1 = PLLPRE + 2 \)
- \( N_2 = 2 \times (PLLPOST + 1) \)
- \( M = PLLDIV + 2 \)

**Equation 39-4** shows the relation between the FIN and the FVCO.

**Equation 39-4: Fvco Calculation**

\[
F_{VCO} = FIN \times \left( \frac{M}{N_1} \right) = FIN \times \left( \frac{PLLDIV + 2}{(PLLPRE + 2)} \right)
\]
Section 39. Oscillator (Part III)

39.7.1 Input Clock Limitation at Start-up for PLL Mode

Table 39-6 lists the default values of the PLL Prescaler, PLL Postscaler, and PLL Feedback Divisor Configuration bits at a POR.

<table>
<thead>
<tr>
<th>Register</th>
<th>Bit Field</th>
<th>Value at POR</th>
<th>PLL Divider Ratio</th>
</tr>
</thead>
<tbody>
<tr>
<td>CLKDIV&lt;4:0&gt;</td>
<td>PLLPRE&lt;4:0&gt;</td>
<td>00</td>
<td>N1 = 2</td>
</tr>
<tr>
<td>CLKDIV&lt;7:6&gt;</td>
<td>PLLPOST&lt;1:0&gt;</td>
<td>01</td>
<td>N2 = 4</td>
</tr>
<tr>
<td>PLLFB&lt;8:0&gt;</td>
<td>PLLDIV&lt;8:0&gt;</td>
<td>000110000</td>
<td>M = 50</td>
</tr>
</tbody>
</table>

Given these Reset values, the following equations demonstrate the relationship between the \( F_{IN} \) and the \( F_{REF} \), the \( F_{VCO} \) and the \( F_{OSC} \), at a POR.

**Equation 39-5: \( F_{REF} \) at a POR**

\[
F_{REF} = F_{IN}\left(\frac{1}{N1}\right) = 0.5(F_{IN})
\]

**Equation 39-6: \( F_{VCO} \) at a POR**

\[
F_{VCO} = F_{IN}\left(\frac{M}{N1}\right) = F_{IN}\left(\frac{50}{2}\right) = 25(F_{IN})
\]

**Equation 39-7: \( F_{OSC} \) at a POR**

\[
F_{OSC} = F_{IN}\left(\frac{M}{N1 \cdot N2}\right) = 6.25(F_{IN})
\]

In accordance with the preceding equations at a POR, the \( F_{IN} \) to the PLL module must be limited to 4 MHz < \( F_{IN} \) < 8 MHz to comply with the \( F_{VCO} \) requirement (100M < \( F_{VCO} \) < 200M), if the default values of PLLPRE, PLLPOST, and PLLDIV are used.

The \( F_{OSC} \) can support the following input frequency ranges, which are not within the frequency limit required (4 MHz < \( F_{IN} \) < 8 MHz) at a POR:

- \( F_{OSC} \) in XT mode supports: 3-10 MHz crystal
- \( F_{OSC} \) in HS mode supports: 10-40 MHz crystal
- \( F_{OSC} \) in EC mode supports: 0.8-64 MHz input

To use the PLL when the input frequency is not within the 4-8 MHz range, follow these procedure:

1. Power-up the device with the Internal FRC Oscillator without the PLL or the \( F_{OSC} \) without the PLL.
2. Change the PLLDIV, PLLPRE and PLLPOST bit values, based on the input frequency, to meet these PLL requirements:
   - The PFD input frequency (\( F_{REF} \)) must be in the range of 0.8-8.0 MHz
   - The VCO output frequency (\( F_{VCO} \)) must be in the range of 100-200 MHz
3. Switch the clock to the PLL mode in software.
39.7.2 PLL Lock Status

Whenever the PLL input frequency, the PLL prescaler, or the PLL feedback divisor is changed, the PLL requires a finite amount of time (TLOCK) to synchronize to the new settings. TLOCK is applied when the PLL is selected as the clock source at a POR, or during a clock switching operation. The value of TLOCK is relative to the time at which the clock is available to the PLL input. For example, with the POSC, TLOCK starts after the OST delay. Refer to 39.5.1 "Oscillator Start-up Time" for more information about oscillator start-up delay. Refer to the specific device data sheet for information about typical TLOCK values.

The PLL Lock Status bit (LOCK) in the Oscillator Control register (OSCCON<5>) is a read-only bit that indicates the Lock status of the PLL. The LOCK bit is cleared at a POR and on a clock-switch operation, if the PLL is selected as the destination clock source. The LOCK bit remains clear when any clock source not using the PLL is selected.

After a clock switch event in which the PLL is enabled, wait for the LOCK bit to be set before executing the code.

Note: The PLLPRE bits and PLLDIV bits should not be changed when operating in PLL mode. Clock-switch to a non-PLL mode (e.g., Internal FRC), to make the necessary changes, and then clock switch back to the PLL mode.

39.7.2.1 SETUP FOR USING PLL WITH POSC

The following process can be used to set up the PLL to operate the device at 40 MIPS with a 10 MHz external crystal:

1. To execute instructions at 40 MHz, ensure that the required system clock frequency is \( F_{OSC} = 2 \times F_{CY} = 80 \text{ MHz} \).

2. Ensure that the default Reset values of PLLPRE, PLLPOST and PLLDIV meet the PLL and user requirements.

3. If the PLL and user requirements are met, configure the FNOSC bits (FOSCSEL<2:0>) to select the POSC with PLL at a POR. If the PLL and user requirements are not met, perform the following steps:
   a) Select the PLL postscaler to meet the VCO output frequency requirement (100 MHz < \( F_{VCO} < 200 \) MHz).
   b) Select the PLL prescaler to meet the PFD input frequency requirement (0.8 MHz < \( F_{REF} < 8 \text{ MHz} \)).
   c) Select the PLL feedback divisor to generate the required VCO output frequency based on the PFD input frequency.
   d) Configure the FNOSC bits (FOSCSEL<2:0>) to select a clock source without the PLL (e.g., Internal FRC) at a POR.
   e) In the main program, change the PLL prescaler, PLL postscaler, and PLL feedback divisor values to the values derived in the previous steps. Then, perform a clock switch to the PLL mode.

Example 39-1 demonstrates the code for using PLL with the POSC. See 39.12 "Clock Switching" for a clock-switching code example.
Example 39-1:  Code Example for Using the PLL with the 10 MHz P Osc Crystal

```c
_FOSCSEL(FNOSC_FRC & IESO_OFF); // Internal FRC start-up without PLL,
   // no Two Speed Start-up
_FOSC(PCKSM_CSECMD & OSCIOFNC_OFF & POSCMD_XT); // Clock switch enabled,
   // Primarily Oscillator XT
_FWDT(FWDEN_OFF); // Watchdog Timer disabled
_FFPR(PWRT_PWR128); // Power-up Timer enabled 128 ms
_FICD(JTAGEN_OFF); // Disable JTAG

int main()
{
    // Configure PLL prescaler, PLL postscaler, PLL divisor
    PLLFB=30; // M = 32
    CLKDIVbits.PLLPOST=0; // N2 = 2
    CLKDIVbits.PLLPRE=0; // N1 = 2

    // Initiate Clock Switch to Primary Oscillator with PLL (NOSC = 0b011)
    __builtin_write_OSCCONH(0x03);
    __builtin_write_OSCCONL(OSCCON | 0x01);

    // Wait for Clock switch to occur
    while (OSCCONbits.COSC != 0b011);

    // Wait for PLL to lock
    while(OSCCONbits.LOCK!=1) {};
}
```

Section 39. Oscillator (Part III)

39.7.2.2 SETUP FOR USING PLL WITH 7.37 MHz INTERNAL FRC

The following process can be used to set up the PLL to operate the device at 40 MIPS with a 7.37 MHz Internal FRC.

1. To execute instructions at 40 MHz, ensure that the system clock frequency is 
   \( F_{osc} = 2 \times F_{cy} = 80 \text{ MHz} \).
2. Ensure that the default Reset values of PLLPRE, PLLPOST and PLLDIV meet the PLL and user requirements.
3. If the PLL and user requirements are met, configure the FNOSC bits (FOSCSEL<2:0>) to select the Posc with PLL at a POR. If the PLL and user requirements are not met, perform the following steps:
   a) Select the PLL postscaler to meet the VCO output frequency requirement 
      \( 100 \text{ MHz} < F_{vco} < 200 \text{ MHz} \).
   b) Select the PLL prescaler to meet the PFD input frequency requirement 
      \( 0.8 \text{ MHz} < F_{ref} < 8 \text{ MHz} \).
   c) Select the PLL feedback divisor to generate the required VCO output frequency 
      based on the PFD input frequency.
   d) Configure the FNOSC bits (FOSCSEL<2:0>) to select a clock source without PLL 
      (e.g., the Internal FRC Oscillator) at a POR.
   e) In the main program, change the PLL prescaler, PLL postscaler, and PLL feedback divisor values to meet the PLL and user requirements. Then, perform a clock switch to the PLL mode.

Example 39-2 demonstrates the code for using the PLL with a 7.37 MHz Internal FRC. See 39.12 "Clock Switching" for a clock switching code example.
Example 39-2: Code Example for Using the PLL with the 7.37 MHz Internal FRC Oscillator

```c
_FOSCSEL(FNOSC_FRC & IESO_OFF); // Internal FRC start-up without PLL,
// no Two Speed Start-up
_FOSC(FCKSM_CSECMD & OSCIOFNC_OFF & POSCMD_XT); // Clock switch enabled,
// Primarily Oscillator XT
_FWDT(FWDTEN_OFF); // Watchdog Timer disabled
_PPOR(PPWRT_PWR128); // Power-up Timer enabled 128 ms
_FPICD(JTAGEN_OFF); // Disable JTAG

int main()
{

    // Configure PLL prescaler, PLL postscaler, PLL divisor
    PLLFBD = 63; // M = 65
    CLKDIVbits.PLLPOST=0; // N2 = 2
    CLKDIVbits.PLLPRE=1; // N1 = 3

    // Initiate Clock Switch to Internal FRC with PLL (NOSC = 0b001)
    __builtin_write_OSCCONH(0x01);
    __builtin_write_OSCCONL(OSCCON | 0x01);

    // Wait for Clock switch to occur
    while (OSCCONbits.COSC != 0b001);

    // Wait for PLL to lock
    while(OSCCONbits.LOCK!=1) {};

}
```
39.8 SECONDARY OSCILLATOR (Sosc)

The Secondary Oscillator (Sosc) enables a 32.768 kHz crystal oscillator to be attached to the dsPIC33F/PIC24H device as a secondary crystal clock source for low-power operation. It uses the SOSCI and SOSCO pins. The Sosc can also drive Timer1 for Real-Time Clock (RTC) applications.

Note: The Sosc is sometimes referred to as the Low-Power Secondary Oscillator due to its low-power capabilities. However, this oscillator should not be confused with the LPRC Oscillator.

39.8.1 Sosc for System Clock

The Sosc is enabled as the system clock in the following conditions:

- Initial Oscillator Source Selection Configuration bits (FNOSC<2:0>) in the Oscillator Source Selection register (FOSCSEL<2:0>) are appropriately set to select the Sosc at a POR
- The user application initiates a clock switch to the Sosc for low-power operation

If the Sosc is not being used to provide the system clock, or if the device enters Sleep mode, it is disabled to save power.

39.8.2 Sosc Start-up Delay

When the Sosc is enabled, it takes a finite amount of time to start oscillating. Refer to 39.5.1 “Oscillator Start-up Time” for details.

39.8.3 Continuous Sosc Operation

Optionally, the Sosc can run continuously. The Sosc is always enabled, if the Secondary Oscillator Enable bit (LPOSCEN) is set in the Oscillator Control register (OSCCON<1>).

There are two reasons to have the Sosc running:

1. Allowing the Sosc to run continuously facilitates a fast switch to the 32 kHz system clock for lower-power operation. Returning to the faster main oscillator would require start-up time if it is a crystal-type source (see 39.5.1 “Oscillator Start-up Time”).
2. If Timer1 is being used as an RTC, the oscillator must be on.

Note: In Sleep mode, all clock sources (Posc, Internal FRC Oscillator, and LPRC Oscillator) are shut down, with the exception of the Sosc and LPRC under certain conditions. If the Watchdog Timer is enabled, the LPRC is always active, even in Sleep mode. The Sosc can be active in Sleep mode if the Secondary Oscillator Enable bit (LPOSCEN) is set in the Oscillator Control register (OSCCON<1>).
39.9 LOW-POWER RC (LPRC) OSCILLATOR

The Low-Power RC (LPRC) Oscillator provides a nominal clock frequency of 32 kHz. The LPRC Oscillator is the clock source for the Power-up Timer (PWRT), Watchdog Timer (WDT), and Fail-Safe Clock Monitor (FSCM) circuits. It can also be used to provide a low-frequency clock source option for the device in those applications where power consumption is critical and timing accuracy is not required.

Note: The clock frequency of the LPRC Oscillator will vary depending on the device voltage and operating temperature. Refer to the “Electrical Characteristics” in the specific device data sheet for details.

39.9.1 LPRC Oscillator for System Clock

The LPRC Oscillator is selected as the system clock in the following conditions:

• Initial Oscillator Source Selection bits (FNOSC<2:0>) in the Oscillator Source Selection register (FOSCSEL<2:0>) are appropriately set to select the LPRC Oscillator at a POR
• The user application initiates a clock switch to the LPRC Oscillator for low-power operation

39.9.2 Enabling the LPRC Oscillator

The LPRC Oscillator is the clock source for the PWRT, WDT, and FSCM.

The LPRC Oscillator is enabled at a POR, if the POR Timer Value Select bits (FPWRT) in the POR Configuration Fuse register (FPOR<2:0>) are set.

The LPRC Oscillator remains enabled under these conditions:

• FSCM is enabled
• WDT is enabled
• LPRC Oscillator is selected as the system clock

If none of these conditions is true, the LPRC Oscillator shuts off after the PWRT expires. The LPRC Oscillator is shut off in Sleep mode.

Note: The LPRC Oscillator runs in Sleep mode only if the WDT is enabled. Under all other conditions, the LPRC Oscillator is disabled in Sleep mode.

39.9.3 LPRC Oscillator Start-up Delay

The LPRC Oscillator starts up instantly; unlike a crystal oscillator, which can take several milliseconds to begin oscillation.
AUXILIARY OSCILLATOR (Aosc)

The Auxiliary Oscillator (Aosc) can be used for peripherals that need to operate at a frequency unrelated to the system clock, such as a Digital-to-Analog Converter (DAC).

The Aosc can use one of the following as its clock source:
- Crystal (XT mode) – crystal and ceramic resonators in the range of 3-10 MHz
- High-Speed Crystal (HS mode) – crystals in the range of 10-40 MHz
  The external crystal is connected to the SOSCI and SOSCO pins.
- External Clock (EC mode) – an external clock signal (up to 64 MHz)
  The external clock signal is applied directly to the SOSCI pin.

Enabling the AOSC

To enable the Auxiliary Oscillator mode and External Oscillator mode, the appropriate Auxiliary Oscillator Mode bits (AOSCMD<1:0>) must be selected in the Auxiliary Clock Control register (ACLKCON<12:11>).

These bits allow for four oscillator-mode settings, as shown in Table 39-7. Once the mode has been selected, set the Select Auxiliary Clock Source for Auxiliary Clock Divider bit (SELACLK) in the Auxiliary Clock Control register (ACLKCON<13>) to use the Aosc as the clock reference.

<table>
<thead>
<tr>
<th>AOSCMD&lt;1:0&gt; Bit Value</th>
<th>Oscillator Mode Setting</th>
</tr>
</thead>
<tbody>
<tr>
<td>11</td>
<td>EC (External Clock) Mode Select</td>
</tr>
<tr>
<td>10</td>
<td>XT (Crystal) Oscillator Mode Select</td>
</tr>
<tr>
<td>01</td>
<td>HS (High-Speed) Oscillator Mode Select</td>
</tr>
<tr>
<td>00</td>
<td>Aosc Disabled (default setting)</td>
</tr>
</tbody>
</table>

Note: By default, the DAC module is clocked by the Internal FRC Oscillator with the PLL. To use the Posc as the clock source, set the following bits in the ACLKCON register:
- ASRCSEL (selects the Posc for the reference clock)
- SELACLK (enables the reference clock)

Auxiliary Clock Output Divider

The Auxiliary Clock Output Divider bits (APSTSLCLR<2:0>) in the Auxiliary Clock Control register (ACLKCON<10:8>) divide the auxiliary clock, which allows a lower frequency to be chosen. These bits allow for eight postscaler settings, from 1:1 to 1:256, as shown in Table 39-8.

<table>
<thead>
<tr>
<th>APSTSLCLR&lt;2:0&gt; Bit Value</th>
<th>Aosc Setting</th>
</tr>
</thead>
<tbody>
<tr>
<td>111</td>
<td>Divide by 1</td>
</tr>
<tr>
<td>110</td>
<td>Divide by 2</td>
</tr>
<tr>
<td>101</td>
<td>Divide by 4</td>
</tr>
<tr>
<td>100</td>
<td>Divide by 8</td>
</tr>
<tr>
<td>011</td>
<td>Divide by 16</td>
</tr>
<tr>
<td>010</td>
<td>Divide by 32</td>
</tr>
<tr>
<td>001</td>
<td>Divide by 64</td>
</tr>
<tr>
<td>000</td>
<td>Divide by 256 (default setting)</td>
</tr>
</tbody>
</table>
39.11  FAIL-SAFE CLOCK MONITOR (FSCM)

The Fail-Safe Clock Monitor (FSCM) allows the device to continue operating when an oscillator failure occurs. FSCM function is enabled by programming the Clock Switching Mode Configuration bits (FCKSM<1:0>) in the Oscillator Configuration register (FOSC<7:6>) during device programming. When the FSCM is enabled (FCKSM<1:0> = 00), the LPRC Oscillator runs continuously, except during Sleep mode.

The FSCM monitors the system clock. If FSCM does not detect a system clock within a specific period of time (typically 2 ms, 4 ms maximum), it generates a clock failure trap and switches the system clock to the Internal FRC Oscillator. At that point, the user application can either attempt to restart the oscillator or execute a controlled shutdown.

The FSCM takes the following actions when it switches to the Internal FRC Oscillator:

- Current Oscillator Selection bits (COSC<2:0>) in the Oscillator Control register (OSCCON<14:12>) are loaded with '000' (Internal FRC Oscillator)
- Clock Fail Detect bit (CF) in the Oscillator Control register (OSCCON<3>) is set to indicate clock failure
- Oscillator Switch Enable Control bit (OSWEN) in the Oscillator Control register (OSCCON<0>) is cleared to cancel any pending clock switches
- The Interrupt Status bit, OSCFAIL (INTCON1<1>), is set and must be cleared by user software
- An oscillator fail trap interrupt is taken

39.11.1  FSCM Delay

The FSCM monitors the system clock for activity after the system clock is ready and the nominal delay (TFSCM) has elapsed.

The FSCM delay is applied when the FSCM is enabled, and the Posc or the Sosc is selected as the system clock.

Refer to Section 8. “Reset” (DS70192) for additional information.

39.11.2  FSCM and WDT

The FSCM and the WDT use the LPRC Oscillator as their time base. In the event of a clock failure, the WDT is unaffected and continues to run on the LPRC Oscillator.
Section 39. Oscillator (Part III)

39.12 CLOCK SWITCHING

Clock switching can be initiated as a result of the hardware event or a software request. Typical scenarios include:

- Two-Speed Start-Up sequence on a POR, which initially uses the Internal FRC Oscillator for quick start-up, and then automatically switches to the selected clock source when the clock is ready
- FSCM automatically switches to Internal FRC Oscillator on a clock failure
- User application software requests clock switching by setting the OSWEN bit (OSCCON<0>), causing the hardware to switch to the clock source selected by the NOSC bits (OSCCON<10:8>) when the clock is ready

In each of these cases, the clock switch event ensures that the proper make-before-break sequence is executed. That is, the new clock source must be ready before the old clock is deactivated, and code must continue to execute as clock switching occurs.

With few limitations, applications are free to switch between any of the four clock sources (the POSC, SOSC, FRC and LPRC) that are controlled by software. To limit the possible side effects that could result from this flexibility, dsPIC33F/PIC24H devices have a safeguard lock built into the switch process. That is, the OSCCON register is write-protected during clock switching.

39.12.1 Enabling Clock Switching

The Clock Switching Mode Configuration bits (FCKSM<1:0>) in the Oscillator Configuration register (FOSC<7:6>) must be programmed to enable clock switching and the FSCM (see Table 39-9).

<table>
<thead>
<tr>
<th>FCKSM&lt;1:0&gt; Values</th>
<th>Clock Switching Configuration</th>
<th>FSCM Configuration</th>
</tr>
</thead>
<tbody>
<tr>
<td>1x</td>
<td>Disabled</td>
<td>Disabled</td>
</tr>
<tr>
<td>01</td>
<td>Enabled</td>
<td>Disabled</td>
</tr>
<tr>
<td>00</td>
<td>Enabled</td>
<td>Enabled</td>
</tr>
</tbody>
</table>

The first bit determines whether clock switching is enabled (‘0’) or disabled (‘1’). The second bit determines whether the FSCM is enabled (‘0’) or disabled (‘1’). The FSCM can only be enabled if clock switching is also enabled. If clock switching is disabled (‘1’), the value of the second bit is irrelevant.

39.12.2 Clock Switch Sequence

The recommended process for a clock switch includes the following steps:

1. Read the COSC bits (OSCCON<14:12>) to determine the current oscillator source (if this information is relevant to the application).
2. Execute the unlock sequence, allowing a write to the high byte of the OSCCON register.
3. Write the appropriate value to the NOSC Control bits (OSCCON<10:8>) for the new oscillator source.
4. Execute the unlock sequence, allowing a write to the low byte of the OSCCON register.
5. Set the OSWEN bit (OSCCON<0>) to initiate the oscillator switch.

After those steps have been completed, the clock switch logic executes the following actions:

1. The clock switching hardware compares the values of the COSC<2:0> Status bits in the Oscillator Control register (OSCCON<14:12>) with the new values of the NOSC<2:0> Control bits (OSCCON<10:8>). If the values match, the clock switch is a redundant operation, the OSWEN bit (OSCCON<0>) is cleared automatically, and the clock switch is aborted.
2. If a valid clock switch has been initiated, the PLL Lock Status bit (OSCCON<5>) and the Clock Fail Status bit (OSCCON<3>) are cleared.
3. The new oscillator is turned on by the hardware (if it is not currently running). If a crystal oscillator (POsc or Sosc) must be turned on, the hardware waits for TOSCD until the crystal starts oscillating and TOST expires. If the new clock source uses the PLL, the hardware waits until a PLL lock is detected (OSCCON<5> = 1).
4. The hardware waits for the new clock source to stabilize and then performs the clock switch.
5. The hardware clears the OSWEN bit (OSCCON<0>) to indicate a successful clock transition. In addition, the values of the NOSC<2:0> bits (OSCCON<10:8>) are transferred to the COSC<2:0> Status bits (OSCCON<14:12>).
6. The old clock source is turned off at this time, with the exception of the LPRC Oscillator (if the WDT or FSCM is enabled) or the Sosc (if LPOSCEN remains set). The timing of the transition between clock sources is shown in Figure 39-9.

**Note 1:** Clock switching between XT, HS and EC Primary Oscillator modes is not possible without reprogramming the device.

**2:** Direct clock switching between PLL modes is not possible. For example, clock switching should not occur between the Posc with PLL, and the Internal FRC Oscillator with PLL.

**3:** Setting the CLKLOCK bit (OSCCON<7>) prevents clock switching when clock switching is enabled and the FSCM is disabled by the FCKSM Configuration bits (FOSC<7:6> = 01). The CLKLOCK bit (OSCCON<7>) cannot be cleared when it has been set by software; it clears on a POR.

**4:** The processor continues to execute code throughout the clock switching sequence. Timing-sensitive code should not be executed during this time.

**Figure 39-9: Clock Transition Timing Diagram**

![Clock Transition Timing Diagram](image)

Note: The system clock can be any selected source – the Posc, Sosc, Internal FRC Oscillator, or LPRC Oscillator.
A recommended code sequence for a clock switch includes the following actions:

1. Disable interrupts during the OSCCON register unlock-and-write sequence.
2. Execute the unlock sequence for the OSCCON high byte. Perform the following steps in two back-to-back instructions:
   - Write 0x78 to OSCCON<15:8>
   - Write 0x9A to OSCCON<15:8>
3. In the instruction that follows the unlock sequence, write the new oscillator source to the NOSC<2:0> Control bits in the Oscillator Control register (OSCCON<10:8>).
4. Execute the unlock sequence for the OSCCON low byte. Perform the following steps in two back-to-back instructions:
   - Write 0x46 to OSCCON<7:0>
   - Write 0x57 to OSCCON<7:0>
5. In the instruction immediately following the unlock sequence, set the OSWEN bit (OSCCON<0>).
6. Continue to execute code that is not clock-sensitive (optional).
7. Check to see whether the OSWEN bit (OSCCON<0>) is '0'. If it is, the switch is successful.

Note: MPLAB® C Compiler for PIC24 MCUs and dsPIC DSCs provides the following built-in C language functions for unlocking and writing to the OSCCON register:

```c
__builtin_write_OSCCONH(value)
__builtin_write_OSCCONL(OSCCON | value)
```

See MPLAB C Compiler Help for more information.

Example 39-3 demonstrates the code sequence for unlocking the OSCCON register, and switching from the Internal FRC Oscillator with PLL clock to the LPRC Oscillator clock source.

Example 39-3: Code Example for Clock Switching

```c
;Place the New Oscillator Selection (NOSC=0b101) in W0
MOV #0x5, WREG
;OSCCONH (high byte) Unlock Sequence
MOV #OSCCONH, w1
MOV #0x78, w2
MOV #0x9A, w3
MOV.B w2, [w1] ; Write 0x78
MOV.B w3, [w1] ; Write 0x9A
;Set New Oscillator Selection
MOV.B WREG, OSCCONH

;OSCCONL (low byte) Unlock Sequence
MOV #OSCCONL, w1
MOV #0x46, w2
MOV #0x57, w3
MOV.B w2, [w1] ; Write 0x46
MOV.B w3, [w1] ; Write 0x57

; Enable Clock Switch
BSET OSCCON, #OSWEN ; Request Clock Switching by Setting OSWEN bit
wait: btsc OSCCONL, #OSWEN
bra wait
```
39.12.3 Clock Switching Consideration

When planning an application that will include clock switching, the following issues could affect the code design:

- The OSCCON unlock sequence is extremely timing critical. The OSCCON register byte is only writable for one instruction cycle following the sequence. Some high-level languages, such as C, may not preserve the timing-sensitive sequence of instructions when compiled. When clock switching is required for an application written in a high-level language, create the routine in assembly code and link it to the application, and then call it as a function, when it is required.

- If the destination clock source is a crystal oscillator, the clock switch time will be dominated by the oscillator start-up time.

- If the new clock source does not start, or is not present, the clock switching hardware will continue to run from the current clock source. The software can detect this situation because the OSWEN bit (OSCCON<0>) remains set indefinitely.

- If the new clock source uses the PLL, a clock switch will not occur until the lock has been achieved. The software can detect a loss of the PLL lock because the LOCK bit (OSCCON<5>) is cleared and the OSWEN bit (OSCCON<0>) is set.

- Switching to a low-frequency clock source, such as the Sosc, will result in slow device operation.

39.12.4 Aborting a Clock Switch

If a clock switch does not complete, the clock switch logic can be reset by clearing the OSWEN bit (OSCCON<0>). When OSWEN is cleared, the clock switch process is aborted, the Oscillator Start Time (if applicable) is stopped and reset, and the PLL (if applicable) is stopped.

Typical assembly code for aborting a clock switch is shown in Example 39-4. A clock switch procedure can be aborted at any time. A clock switch that is already in progress can also be aborted by performing a second clock switch.

Example 39-4: Aborting a Clock Switch

Example 39-4: Aborting a Clock Switch

```
MOV   #OSCCON,W1     ; Pointer to OSCCON
MOV.b #0x46,W2      ; First unlock code
MOV.b #0x57,W3      ; second unlock code
MOV.b W2,[W1]       ; Write first unlock code
MOV.b W3,[W1]       ; Write second unlock code
BCLR OSCCON,#OSWEN ; ABORT the switch
```

39.12.5 Entering Sleep Mode During a Clock Switch

If the device enters Sleep mode during a clock switch operation, the clock switch operation is aborted. The processor keeps the old clock selection, and the OSWEN bit is cleared. The PWRSAV instruction is then executed normally.

It is particularly useful to perform a clock switch to the Internal FRC Oscillator before entering Sleep mode, as this ensures fast wake-up from Sleep mode.
39.13  TWO-SPEED START-UP

The Internal External Start-up Option Configuration bit (IESO) in the Oscillator Source Selection register (FOSCSEL<7>) specifies whether to start the device with a user-selected oscillator source; or to initially start with the Internal FRC Oscillator and then automatically switch to the user-selected oscillator. If the IESO bit is set to ‘1’, the device will always power-up on the Internal FRC Oscillator, regardless of the other oscillator source settings (FOSCSEL<2:0>). The device then automatically switches to the specified oscillator.

Unless FSCM is enabled, the Internal FRC Oscillator is automatically turned off immediately after the clock switch is completed. The Two-Speed Start-Up option is a faster way to get the device up and running, and works independently of the state of the Clock-switching mode bits (FCKSM<1:0>) in the Oscillator Configuration register (FOSC<7:6>).

Two-Speed Start-Up is particularly useful when an external oscillator, a Posc or Sosc (which have a longer start-up time), is selected by the FOSCSEL Configuration bits (FOSC<2:0>).

As an internal RC oscillator, the Internal FRC Oscillator clock source is available almost immediately after a POR. With Two-Speed Start-Up, the device starts executing code in its default oscillator configuration, the Internal FRC Oscillator. The device continues to operate in this mode until the specified external oscillator source becomes stable, then it automatically switches to that source.

User code can check which clock source is currently providing the device clocking by checking the status of the COSC bits (OSCCON<14:12>) against the NOSC bits (OSCCON<10:8>). If these two sets of bits match, the clock switch has been completed successfully and the device is running from the intended clock source.

**Note:** Two-Speed Start-Up is redundant if the selected device clock source is the Internal FRC Oscillator.
### 39.14 REGISTER MAPS

Table 39-10 maps the bit functions for the Oscillator Special Function Control registers. Table 39-11 maps the bit functions for the Oscillator Configuration registers.

**Table 39-10: Oscillator Special Function Control Registers**

<table>
<thead>
<tr>
<th>File Name</th>
<th>Bit 15</th>
<th>Bit 14</th>
<th>Bit 13</th>
<th>Bit 12</th>
<th>Bit 11</th>
<th>Bit 10</th>
<th>Bit 9</th>
<th>Bit 8</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
<th>All Resets</th>
</tr>
</thead>
<tbody>
<tr>
<td>OSCCON</td>
<td>—</td>
<td>COSC&lt;2:0&gt;</td>
<td>—</td>
<td>—</td>
<td>NOSC&lt;2:0&gt;</td>
<td>CLKLOCK</td>
<td>IOLOCK(2)</td>
<td>LOCK</td>
<td>—</td>
<td>—</td>
<td>CF</td>
<td>—</td>
<td>LPOSSEN</td>
<td>OSWEN</td>
<td>7706(2)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>CLKDIV</td>
<td>ROI</td>
<td>DOZE&lt;2:0&gt;</td>
<td>DOZEN</td>
<td>FRCDIV&lt;2:0&gt;</td>
<td>—</td>
<td>PLLPOST&lt;1:0&gt;</td>
<td>—</td>
<td>PLLPRE&lt;4:0&gt;</td>
<td>—</td>
<td>3040</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>PLLFBD</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>PLLDIV&lt;8:0&gt;</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>0030</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>OSCCTUN</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>PLLFBD</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>0000</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ACLKCON</td>
<td>—</td>
<td>—</td>
<td>SELACLK</td>
<td>AOSCMD&lt;1:0&gt;</td>
<td>—</td>
<td>APSTSCLR&lt;2:0&gt;</td>
<td>—</td>
<td>ASRCSEL</td>
<td>—</td>
<td>0000</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Legend:**
- x = unknown value on Reset. — = unimplemented, read as ‘0’. Reset values are shown in hexadecimal.
- **Note 1:** OSCCON register Reset values are dependent on the FOSCSEL Configuration bits and the type of Reset.
- **Note 2:** The IOLOCK bit is not available on all dsPIC33F/PIC24H devices. Consult the specific device data sheet for more information.

**Table 39-11: Oscillator Configuration Registers**

<table>
<thead>
<tr>
<th>File Name</th>
<th>Bit 15</th>
<th>Bit 14</th>
<th>Bit 13</th>
<th>Bit 12</th>
<th>Bit 11</th>
<th>Bit 10</th>
<th>Bit 9</th>
<th>Bit 8</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>FOSCSEL</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>FNOSE&lt;2:0&gt;</td>
</tr>
<tr>
<td>FOSC</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td>FCMS&lt;1:0&gt;</td>
<td>IOL1WAY(1)</td>
<td>—</td>
<td>—</td>
<td>OSCIOFNC</td>
<td>POSCMD&lt;1:0&gt;</td>
<td></td>
</tr>
</tbody>
</table>

**Legend:**
- x = unknown value on Reset. — = unimplemented, read as ‘0’. Reset values are shown in hexadecimal.
- **Note 1:** The IOL1WAY bit is not available on all dsPIC33F/PIC24H devices. Consult the specific device data sheet for more information.
### 39.15 RELATED APPLICATION NOTES

This section lists application notes that pertain to this section of the manual. These application notes may not be written specifically for the dsPIC33F/PIC24H product families, but the concepts are pertinent and could be used with modification and possible limitations. The current application notes that are related to the Oscillator (Part III) module include:

<table>
<thead>
<tr>
<th>Title</th>
<th>Application Note #</th>
</tr>
</thead>
<tbody>
<tr>
<td>PIC® Microcontroller Oscillator Design Guide</td>
<td>AN588</td>
</tr>
<tr>
<td>Low-Power Design using PIC® Microcontrollers</td>
<td>AN606</td>
</tr>
<tr>
<td>Crystal Oscillator Basics and Crystal Selection for rfPIC® MCU and PIC® MCU Devices</td>
<td>AN826</td>
</tr>
</tbody>
</table>

**Note:** Please visit the Microchip web site ([www.microchip.com](http://www.microchip.com)) for additional Application Notes and code examples for the dsPIC33F/PIC24H families of devices.
39.16 REVISION HISTORY

Revision A (October/November 2007)
This is the initial release of this document.

Revision B (September 2008)
This revision incorporates the following updates:
- Figures:
  - Updated the label PLLCLK with FVCO\(^{(1)}\) in Figure 39-1
- Notes:
  - Added Note 1 to refer the FVCO values (see Figure 39-1)
- Registers:
  - The tuned frequencies for bit 5-0 in the OSCTUN: FRC Oscillator Tuning Register have been corrected (see Register 39-6)
- Additional minor corrections such as language and formatting updates are incorporated throughout the document

Revision C (April 2010)
This revision incorporates the following content updates:
Merged the dsPIC33F and PIC24H family reference manual sections titled “Section 39. Oscillator (Part III)”, into this single document
- Registers:
  - Added Notes 1 and 2 to Register 39-3
  - Added Note 2 to Register 39-4
  - Updated SELACLK bit description (see Register 39-7)
- Figures:
  - Updated Figure 39-1
  - Updated Figure 39-3
- Added Note 2 regarding FRC Oscillator Tuning (TUN<5:0>) bits to Internal Fast RC (FRC) Oscillator section (39.6 “Internal Fast RC (FRC) Oscillator”)
- Updated code examples (Example 39-1, Example 39-2 and Example 39-3)
- Additional minor corrections such as language and formatting updates have been incorporated throughout the document

Revision D (April 2012)
This revision includes the following updates:
- Updated Note 2 in the Clock Pin Function Selection (see Table 39-3)
- Updated the dsPIC33F/PIC24H PLL Block Diagram (see Figure 39-8)
- Minor updates to text and formatting were incorporated throughout the document
Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip’s Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as “unbreakable.”

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip’s code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.
# Worldwide Sales and Service

## AMERICAS

**Corporate Office**  
2355 West Chandler Blvd.  
Chandler, AZ 85224-6199  
Tel: 480-792-7200  
Fax: 480-792-7277  
Technical Support: [http://www.microchip.com/support](http://www.microchip.com/support)  
Web Address: [www.microchip.com](http://www.microchip.com)

**Atlanta**  
Duluth, GA  
Tel: 678-957-9614  
Fax: 678-957-1455

**Boston**  
Westborough, MA  
Tel: 508-362-9900  
Fax: 508-362-9901

**Chicago**  
Itasca, IL  
Tel: 630-285-0071  
Fax: 630-285-0075

**Cleveland**  
Independence, OH  
Tel: 216-447-0464  
Fax: 216-447-0643

**Dallas**  
Addison, TX  
Tel: 972-818-7423  
Fax: 972-818-2924

**Detroit**  
Farmington Hills, MI  
Tel: 248-538-2250  
Fax: 248-538-2260

**Indianapolis**  
Noblesville, IN  
Tel: 317-773-8323  
Fax: 317-773-5453

**Los Angeles**  
Mission Viejo, CA  
Tel: 949-462-9523  
Fax: 949-462-9608

**Santa Clara**  
Santa Clara, CA  
Tel: 408-961-6444  
Fax: 408-961-6445

**Toronto**  
Mississauga, Ontario, Canada  
Tel: 905-673-0699  
Fax: 905-673-6509

## ASIA/PACIFIC

**Asia Pacific Office**  
Suites 3707-14, 37th Floor  
Tower 6, The Gateway  
Harbour City, Kowloon  
Hong Kong  
Tel: 852-2401-1200  
Fax: 852-2401-3431

**Australia - Sydney**  
Tel: 61-2-9886-6733  
Fax: 61-2-9886-6755

**China - Beijing**  
Tel: 86-10-8569-7000  
Fax: 86-10-8528-2104

**China - Chengdu**  
Tel: 86-28-8665-5511  
Fax: 86-28-8665-7889

**China - Chongqing**  
Tel: 86-23-8980-9588  
Fax: 86-23-8980-9500

**China - Hangzhou**  
Tel: 86-571-2819-3187  
Fax: 86-571-2819-3189

**China - Hong Kong SAR**  
Tel: 852-2401-1200  
Fax: 852-2401-3431

**China - Nanjing**  
Tel: 86-25-8473-2460  
Fax: 86-25-8473-2470

**China - Qingdao**  
Tel: 86-532-8502-7355  
Fax: 86-532-8502-7205

**China - Shanghai**  
Tel: 86-21-5407-5553  
Fax: 86-21-5407-5066

**China - Shenyang**  
Tel: 86-24-2334-2829  
Fax: 86-24-2334-2393

**China - Shenzhen**  
Tel: 86-755-8203-2660  
Fax: 86-755-8203-1760

**China - Wuhan**  
Tel: 86-27-5980-5300  
Fax: 86-27-5980-5118

**China - Xian**  
Tel: 86-29-8833-7252  
Fax: 86-29-8833-7256

**China - Xiamen**  
Tel: 86-592-2388138  
Fax: 86-592-2388130

**China - Zhuhai**  
Tel: 86-756-3210040  
Fax: 86-756-3210049

## ASIA/PACIFIC

**India - Bangalore**  
Tel: 91-80-3090-4444  
Fax: 91-80-3090-4123

**India - New Delhi**  
Tel: 91-11-4160-8631  
Fax: 91-11-4160-8632

**India - Pune**  
Tel: 91-20-2566-1512  
Fax: 91-20-2566-1513

**Japan - Osaka**  
Tel: 81-66-152-7160  
Fax: 81-66-152-9310

**Japan - Yokohama**  
Tel: 81-45-471-6166  
Fax: 81-45-471-6122

**Korea - Daegu**  
Tel: 82-53-744-4301  
Fax: 82-53-744-4302

**Korea - Seoul**  
Tel: 82-2-554-7200  
Fax: 82-2-558-5932 or 82-2-558-5934

**Malaysia - Kuala Lumpur**  
Tel: 60-3-6201-9857  
Fax: 60-3-6201-9859

**Malaysia - Penang**  
Tel: 60-4-227-8870  
Fax: 60-4-227-4068

**Philippines - Manila**  
Tel: 63-2-634-9065  
Fax: 63-2-634-9069

**Singapore**  
Tel: 65-6334-8870  
Fax: 65-6334-8890

**Taiwan - Hsin Chu**  
Tel: 886-3-5770-366  
Fax: 886-3-5770-955

**Taiwan - Kaohsiung**  
Tel: 886-7-536-4818  
Fax: 886-7-330-9305

**Taiwan - Taipei**  
Tel: 886-2-2500-6610  
Fax: 886-2-2508-0102

**Thailand - Bangkok**  
Tel: 66-2-694-1351  
Fax: 66-2-694-1350

## EUROPE

**Austria - Wels**  
Tel: 43-7242-2244-39  
Fax: 43-7242-2244-393

**Denmark - Copenhagen**  
Tel: 45-4450-2828  
Fax: 45-4485-2829

**France - Paris**  
Tel: 33-1-69-53-63-20  
Fax: 33-1-69-30-90-79

**Germany - Munich**  
Tel: 49-89-627-144-0  
Fax: 49-89-627-144-44

**Italy - Milan**  
Tel: 39-0331-742611  
Fax: 39-0331-466781

**Netherlands - Drunen**  
Tel: 31-416-690399  
Fax: 31-416-690340

**Spain - Madrid**  
Tel: 34-91-708-08-90  
Fax: 34-91-708-08-91

**UK - Wokingham**  
Tel: 44-118-921-8869  
Fax: 44-118-921-5820

---

11/28/11