#### PIC SERIES MICRO-COMPUTER OPTIONS #### **EXTENDED TEMPERATURE RANGE** PIC series microcomputers are available in two temperature ranges. The preceding data sheets describe the commercial grade device, 0°C to 70°C centigrade. An industrial/automotive temperature range version is available. The -40° to 85° centigrade option is specified with the addition of a suffix, I, to the part number. The specifications for these devices differ from their commercial grade counterparts in a few electrical parameters, typically interface voltage/current levels. Refer to the data sheets for details. #### **OPEN DRAIN OPTIONS** #### PIC1650A, PIC1670 Open-Drain I/O Ports Any or all of the I/O lines may be specified by the customer to be open drain, that is, the internal pull-up device will be removed. This enables the outputs to be pulled up to $\pm 10.0$ V maximum with an external pull-up resistor, allowing easy interface to external devices requiring a logic one level greater than $V_{DD}$ of the PIC. In the logic one state, the leakage current of the I/O port is $\pm 5\mu A$ , maximum The customer shall specify on the "PIC Series Order Form" the pin number and port name (e.g., "RB3") of each port required to be open drain. #### PIC1655A, PIC1656 #### Open Drain I/O, Input and Output Ports Any or all of the I/O, input only or output only lines may be specified by the customer to be open drain, that is, the internal pull-up device will be removed. This enables the outputs to be pulled up to +10.0V maximum with an external pull-up register, allowing easy interface to external devices requiring a logic one level greater than $V_{DD}$ of the PIC. In the logic one state, the leakage current of the I/O port is $\pm 5\mu A$ , maximum. The customer shall specify on the "PIC Series Order Form" the pin number and port name (e.g., "RB3") of each port required to be open drain. #### PIC16C55 #### Input-only, Output-only and I/O Ports Any or all of the input-only and I/O lines may be specified to have an internal pull-up resistor inserted via a mask option. This allows easy interface to an external transistor or switch without the need for an external pull-up resistor. Furthermore, any or all of the output-only or I/O pull-down transistors can be specified to be removed via a mask option. This facilitates interfacing with external circuitry which has signal swings below $V_{SS}$ . In this case the maximum voltage permitted to be applied to the pin is -12V with respect to $V_{\rm DD}$ . #### PIC1654 #### Optional Internal Connection to RTCC A mask option will allow an internal clock signal whose period is equal to the instruction execution time to drive the real time clock/counter register. In this mode, transitions in the RTCC pin will be disregarded. #### PIC1655XT #### **Prescaler Division Ratio** A mask option will allow the division ratio of the RTCC prescaler to be selected as 1, 2, 4, 8 or 16. Consult the data sheet for the details. ## CROCOMPUTER #### 8 Bit Microcomputer #### **FEATURES** - User programmable - Intelligent controller for stand-alone applications - 32 8-bit RAM registers - 512 x 12-bit program ROM - Arithmetic Logic Unit - Real Time Clock/Counter - Self-contained oscillator for crystal, ceramic resonator or RC network - Access to RAM registers inherent in instruction - Wide power supply operating range (2.5V to 6.0V) - Low power dissipation - 4 inputs, 8 outputs, 8 bi-directional I/O lines - 2 level stack for subroutine nesting - Software compatible with other PIC series microcomputers #### DESCRIPTION The PIC16C55 microcomputer is a CMOS device containing RAM, I/O, and a central processing unit as well as customer-defined ROM on a single chip. This combination produces a low cost solution for applications which require sensing individual inputs and controlling individual outputs. Keyboard scanning, display driving, and other system control functions can be done at the same time due to the power of the 8-bit CPU. The internal ROM contains a customer-defined program using the PIC's powerful instruction set to specify the overall functional characteristics of the device. The 8-bit input/output registers provide latched lines for interfacing to a limitless variety of applications. The PIC can be used to scan keyboards, drive displays, control electronic games and provide enhanced capabilities to power tools, telecommunications systems, radios, television, consumer appliances, industrial timing and control applications. The 12-bit instruction word format provides a powerful yet easy to use instruction repertoire emphasizing single bit manipulation as well as logical and arithmetic operations using bytes. The PIC16C55 is fabricated with complementary MOS technology resulting in a high performance product with proven reliability and production history. Only a single wide range power supply is required for operation, and an on-chip oscillator provides the operating clock with only an external RC network (or crystal or ceramic resonator, for greater accuracy) to establish the frequency. Extensive hardware and software support is available to aid the user in developing an application program and to verify performance before committing to mask tooling. Programs can be assembled into machine language using PICAL, eliminating the burden of coding with ones and zeros. PICAL is available in a Fortran IV version that can be run on many popular computer systems. Once the application program is developed several options are available to insure proper performance. The PIC's operation can be verified in any hardware application by using the PIC16C63. The PIC16C63 is a ROM-less PIC microcomputer with additional pins to connect external PROM or RAM and to accept HALT commands. The PIC Field Demo System is available containing a PIC16C63 with sockets for erasable CMOS PROMs. Finally, the PICES II (PIC In-Circuit Emulation System) provides the user with emulation and debugging capability in either a stand-alone mode or operation as a peripheral to a larger computer system. Easy program debugging and changing is facilitated because the user's program is stored in RAM. With these development tools, the user can quickly and confidently order the masking of the PIC's ROM and bring his application into the market. A PIC Series Microcomputer Data Manual is available which gives additional detailed data on PIC based system design. PIC16C55 INSTRUMENT #### ARCHITECTURAL DESCRIPTION The firmware architecture of the PIC series microcomputer is based on a register file concept with simple yet powerful commands designed to emphasize bit, byte, and register transfer operations. The instruction set also supports computing functions as well as these control and interface functions. Internally, the PIC is composed of three functional elements connected together by a single bidirectional bus: the Register File composed of 32 addressable 8-bit registers, an Arithmetic Logic Unit, and a user-defined Program ROM composed of 512 words each 12 bits in width. The Register File is divided into two functional groups: operational registers and general registers. The operational registers include, among others, the Real Time Clock Counter Register, the Program Counter (PC), the Status Register, and the I/O Registers. The general purpose registers are used for data and control information under command of the instructions. The Arithmetic Logic Unit contains one temporary working register or accumulator (W Register) and gating to perform Boolean functions between data held in the working register and any file register. The Program ROM contains the operational program for the rest of the logic within the controller. Sequencing of microinstructions is controlled via the Program Counter (PC) which automatically increments to execute in-line programs. Program control operations can be performed by Bit Test and Skip instructions, Junginstructions, or by loading computed addresses into the PC. In addition, an on-chip two-level stack is employed to provide easy to use subroutine nesting. #### **PIN FUNCTIONS** | Signal | Function | |-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OSC1 (input), OSC2 (output) | Oscillator pins. These pins are used to derive the internal clock for the chip. A crystal, ceramic resonator or RC network may be used in conjunction with OSC1 and OSC2. Additionally, OSC1 may be driven by an external oscillator. | | RTCC (Input) | Real Time Clock Counter. File 1 increments on falling edges applied to this pin. This register can be loaded and read by the program. | | RA0-3 (input) | Dedicated input lines read under control of the program. The 4 MSB's are always read as logic zeroes. | | RB0-7 (output) | Dedicated output lines, user programmable under direct control of the program. | | RC0-7 (input/output) | User programmable input/output lines. These are controlled by the program to be inputs and/or outputs. | | MCLR (input) | Master Clear. Used to initialize the internal ROM program to address 777 octal and set output status latches into the high impedance state. | | CLK OUT (output) | A signal derived from the internal oscillator. Used by external devices to synchronize them-<br>selves to PIC timing. | | TEST | Used for testing purposes only. Must be connected to $V_{\mbox{\footnotesize SS}}$ or left open circuit for normal operation. | | V <sub>DD</sub> | Power supply. | | V <sub>ss</sub> | Ground | # MICROCOMPUTER #### REGISTER FILE ARRANGEMENT | File<br>(Octal) | | | | ····· | Function | and the state of | | | | |-----------------|-------------------------------------------------|------------------------------------------------------------------------------------------------|--------------------------------------------------|--------------------------------------------------|------------------------------------|---------------------------------|-------------------------------|-----------------|----------------| | F0 | select a file reg | y implemented<br>ister. F0 is thus<br>d to by the FSR | useful as an i | ndirect add | ress pointer. | | | | , | | F1 | counting up aft<br>stored in the R | ck Counter Regi<br>ter zero is reache<br>TCC register sir<br>ue and the exter | ed. The coun<br>nultaneously | ter incremer<br>with a nega | nts on the fall<br>ative transitio | ing edge of the<br>n on the RTC | he input RTC<br>CC pin, the R | Č. However, it | data are being | | F2 | | ter (PC). The Pool (MOVWF F2). | | | | | | | | | F3 | Status Word Re | egister. When F3 | is the destir | nation regist | er, the status | flags are over | erwritten. | | | | | | (7) | (6) | (5) | (4) | (3) | (2) | (1) | (0) | | | | 1 | 1 | 1 | 1 | 1 | Z | DC | С | | | C (Carry): DC (Digit Carry Z (Zero): Bits: 3-7 | For ADD and<br>resultant.<br>For ROTATE<br>y): For ADD and<br>Set if the resu<br>These bits an | instructions,<br>SUB instruct<br>ult of an arith | this bit is lo<br>tions, this bit<br>metic opera | aded with eit<br>is set if there | her the high | or low order | bit of the sou | | | F4 | File Select Reg | gister (FSR). Low<br>n control. When | w order 5 bits | s only are us | | | | | | | F5 | | A (A0-A3). (A4- | | | | | | | | | F6 | | er B (B0-B7). Wh<br>ons, NOP, MOV | | | | | | | | | F7 | must be presen | (C0-C7). For use<br>at until read by a<br>am the pins, whe | ninstruction. | When an in: | struction invo | olving a read i | is executed o | n this port (as | | | F10-F37 | General Purpos | se Registers. | | | | | | | | ### PIC16C55 INSTRUMEN #### **Basic Instruction Set Summary** Each PIC instruction is a 12-bit word divided into an OP code which specifies the instruction type and one or more operands which further specify the operation of the instruction. The following PIC instruction summary lists byte-oriented, bit-oriented, and literal and control operations. For byte-oriented instructions, "f" represents a file register designator and "d" represents a destination designator. The file register designator specifies which one of the 32 PIC file registers is to be utilized by the instruction. The destination designator specifies where the result of the operation performed by the instruction is to be placed. If "d" is zero, the result is placed in the PIC W register. If "d" is one, the result is returned to the file register specified in the instruction. For bit-oriented instructions, "b" represents a bit field designator which selects the number of the bit affected by the operation, while "f" represents the number of the file in which the bit is located. For literal and control operations, "k" represents an eight or nine bit constant or literal value. For an oscillator frequency of 1MHz the instruction execution time is 5 µsec, unless a conditional test is true or the program counter is changed as a result of an instruction. In these two cases, the instruction execution time is 10 µsec. BYTE-ORIENTED FILE REGISTER OPERATIONS | (11-6) | (5) | (4-0) | |---------|-----|------------| | OP CODE | d | 1 (FILE #) | For d = 0, $f \rightarrow W$ (PICAL accepts d = 0 or d = W in the mnemonic) d = 1, $f \rightarrow f$ (If d is omitted, assembler assigns d = 1.) | Instruction-Binary (Octal) | | :tal) | Name | Mnemonic, O | perands | Operation 5 | Status Affected | | |----------------------------|--------|-------|---------|---------------------------|---------|-------------|-----------------------------|--------| | 000 00 | 00 000 | 000 | (0000) | No Operation | NOP | _ | | None | | 000 00 | | | ,, | Move W to f (Note 1) | MOVWF | f | W⊸f | None | | 000 00 | | | (0100) | Clear W | CLRW | | 0 <b>→W</b> | Z | | 000 00 | | | , , | Clear f | CLRF | f | 0 <b>→</b> f | Z | | 000 01 | | | , , | Subtract W from f | SUBWF | f, d | f - W→d [f+W+1→d] | C,DC,Z | | 000 01 | | fff | , , , , | Decrement f | DECF | f, d | f - 1⊶d | Z | | | | | (0400) | Inclusive OR W and f | IORWF | f, d | WVf→d | Z | | | 01 dff | | , , | AND W and f | ANDWF | f, d | W•f-d | Z | | | | | , , | Exclusive OR W and f | XORWF | f, d | W <b>⊕</b> f→d | Z | | 000 11 | - | | 1 | Add W and f | ADDWF | f, d | W+f→d | C,DC,Z | | | | | | Move f | MOVF | f, d | f→d | Z | | | 01 dff | | ( / | Complement f | COMF | f, d | r̃→d | Z | | | | | (1200) | Increment f | INCF | f, d | f+1→d | Z | | 001 01 | | | | Decrement f, Skip if Zero | DECFSZ | f, d | f - 1→d, skip if Zero | None | | | | | , , | Rotate Right f | RRF | f, d | f(n)-d(n-1), f(0)-C, C-d(7) | ) C | | | | | | Rotate Left f | RLF | f, d | f(n)-d(n+1), f(7)-C, C-d(0) | | | | | fff | ` | Swap halves f | SWAPF | f, d | f(0-3)≒f(4-7)→d | None | | | | | | Increment f, Skip if Zero | INCFSZ | f, d | f+1→d, skip if zero | None | BIT-ORIENTED (11-8) (7-5) (4-0) FILE REGISTER OP CODE b (BIT #) f (FILE #) | Instruction-Binary (Octal) | Name | Mnemonic, | Operands | Operation | Status Affected | |----------------------------------------------------------------------------|-----------|---------------------|----------------------|--------------------------------------------------|----------------------| | 010 0bb bff fff (2000)<br>010 1bb bff fff (2400)<br>011 0bb bff fff (3000) | Bit Set f | BCF<br>BSF<br>BTFSC | f, b<br>f, b<br>f, b | 0→f(b)<br>1→f(b)<br>Bit Test f(b): skip if clear | None<br>None<br>None | | 011 1bb bff fff (3400) | | BTFSS | f, b | Bit Test f(b): skip is set | None | ### LITERAL AND CONTROL OPERATIONS (11-8) (7-0) OP CODE k (LITERAL) | Inst | ructio | n-Bina | ry (Oc | tal) | Name | Mnemonic, O | perands | Operation Stat | us Affected | |------|--------|--------|--------|--------|-------------------------------|-------------|---------|----------------------------------|-------------| | 000 | 000 | 000 | 010 | (0002) | Return | RETURN | | Stack→PC | None | | 000 | 000 | Off | fff | (0000) | Tristate port f | TRIS | ŧ | W→Tristate status f [f=F6 or F7] | None | | 100 | 0 k k | kkk | kkk | (4000) | Return and place Literal in V | V RETLW | k | k→W, Stack→PC | None | | 100 | 1 k k | kkk | kkk | (4400) | Call subroutine (Note 1) | CALL | k | PC+1 → Stack, k → PC | None | | 101 | kkk | kkk | kkk | (5000) | Go To address (k is 9 bits) | GOTO | k | k→PC | None | | | | | | (6000) | Move Literal to W | MOVLW | k | k→W | None | | - | | | | (6400) | Inclusive OR Literal and W | IORLW | k | kVW→W | Z | | | | | | (7000) | AND Literal and W | ANDLW | k | k•W-•W | Z | | | | | | (7400) | Exclusive OR Literal and W | XORLW | k | k⊚W→W | Z | #### NOTES: - The 9th bit of the program counter in the PIC is zero for a CALL and a MOVWF F2. Therefore, subroutines must be located in program memory locations 0-377<sub>8</sub>. However, subroutines can be called from anywhere in the program memory since the Stack is 9 bits wide. - 2. When an I/O register is modified as a function of itself, the value used will be that value present on the output pins. For example, an output pin which has been latched high but is driven low by an external device, will be relatched in the low state. - 3. TRIS f(where f=6 or 7) causes the contents of W to be written to the tristate latches of the specified file. A one forces the pin to trist the output buffer to a high impedance state. #### SUPPLEMENTAL INSTRUCTION SET SUMMARY The following supplemental instructions summarized below represent specific applications of the basic PIC instructions. For example, the "CLEAR CARRY" supplemental instruction is equiv- alent to the basic instruction BCF 3,0 ("Bit Clear, File 3, Bit 0"). These instruction mnemonics are recognized by the PIC Cross Assembler (PICAL). | Instruction-Binary (Octal) | Name | Mnemonic,<br>Operands | Equivalent<br>Operation(s) | Status<br>Affected | |--------------------------------------------------|--------------------------------|-----------------------|----------------------------|--------------------| | 010 000 000 011 (2003) | Clear Carry | CLRC | BCF 3, 0 | | | 010 100 000 011 (2403) | Set Carry | SETC | BSF 3, 0 | - | | 010 000 100 011 (2043) | Clear Digit Carry | CLRDC | BCF 3, 1 | | | 010 100 100 011 (2443) | Set Digit Carry | SETDC | BSF 3, 1 | _ | | 010 001 000 011 (2103) | Clear Zero | CLRZ | BCF 3, 2 | | | 010 101 000 011 (2503) | Set Zero | SETZ | BSF 3, 2 | | | 011 100 000 011 (3403) | Skip on Carry | SKPC | BTFSS 3, 0 | - | | 011 000 000 011 (3003) | Skip on No Carry | SKPNC | BTFSC. 3, 0 | ' | | 011 100 100 011 (3443) | Skip on Digit Carry | SKPDC | BTFSS 3, 1 | _ | | 011 000 100 011 (3043) | Skip on No Digit Carry | SKPNDC | BTFSC 3, 1 | - | | 011 101 000 011 (3503) | Skip on Zero | SKPZ | BTFSS 3, 2 | - | | 011 001 000 011 (3103) | Skip on No Zero | SKPNZ | BTFSC 3, 2 | - | | 001 000 1ff fff (1040) | Test File | TSTF f | MOVF f, 1 | Z | | 001 000 Off fff (1000) | Move File to W | MOVFW f | MOVF f, 0 | Z | | 001 001 1ff fff (1140)<br>001 010 dff fff (1200) | Negate File | NEGF f,d | COMF f, 1<br>INCF f, d | z | | 011 000 000 011 (3003)<br>001 010 dff fff (1200) | Add Carry to File | ADDCF f, d | BTFSC 3,0<br>INCF f, d | z | | 011 000 000 011 (3003)<br>000 011 dff fff (0300) | Subtract Carry from File | SUBCF f,d | BTFSC 3,0<br>DECF f, d | z | | 011 000 100 011 (3043)<br>001 010 dff fff (1200) | Add Digit Carry to File | ADDDCF f,d | BTFSG 3,1<br>INCF f,d | z | | 011 000 100 011 (3043)<br>000 011 dff fff (0300) | Subtract Digit Carry from File | SUBDCF f,d | BTFSC 3,1<br>DECF f,d | Z | | 101 kkk kkk kkk (5000) | Branch | Вк | GOTO k | | | 011 000 000 011 (3003)<br>101 kkk kkk kkk (5000) | Branch on Carry | BC k | BTFSC 3,0<br>GOTO k | | | 011 100 000 011 (3403)<br>101 kkk kkk kkk (5000) | Branch on No Carry | BNC k | BTFSS 3,0<br>GOTO k | ***** | | 011 100 100 011 (3043)<br>101 kkk kkk kkk (5000) | Branch on Digit Carry | BDC k | BTFSC 3,1<br>GOTO k | | | 011 001 000 011 (3443)<br>101 kkk kkk kkk (5000) | Branch on No Digit Carry | BNDC k | BTFSS 3,1<br>GOTO k | | | 011 101 000 011 (3103)<br>101 kkk kkk kkk (5000) | Branch on Zero | BZ k | BTFSC 3,2<br>GOTO k | | | 011 101 000 011 (3503)<br>101 kkk kkk kkk (5000) | Branch on No Zero | BNZ k | BTFSS 3,2<br>GOTO k | _ | #### I/O Interfacing The equivalent circuit for an I/O port bit is shown below as it would interface with either the input of a TTL device (PIC is outputting) or the output of a tri-state TTL device (PIC is inputting). Each I/O port bit can be individually time multiplexed between input and output functions under software control. When outputting thru a PIC I/O Port, the data is latched at the port and the pin can be connected directly to a TTL gate input. When inputting data thru an I/O Port, the port must first be set to the high impedance state under program control. This turns off $\Omega_1$ and $\Omega_2$ and turns on $\Omega_3$ (if present), allowing the TTL tri-state device to drive the pin. #### **Programming Cautions** The use of the bidirectional I/O ports are subject to certain rules of operation. These rules must be carefully followed in the instruction sequences written for I/O operation. (Note that for an output only port the latch, not the pin is read.) #### **Bidirectional I/O Ports** The bidirectional ports may be used for both input and output operations. For input operations these ports are non-latching. Any input must be present until read by an input instruction. The outputs are latched and remain unchanged until the output latch is rewritten. For use as an input port the output must be set to the high impedance state via the tri-state latch. Thus the external device inputs to the PIC circuit by forcing the input line high or low. If the input lines are not tri-stated then refer to PIC1650A programming cautions. This principle is the same whether operating on individual bits or the entire port. Some instructions operate internally as input followed by output operations. The BCF and BSF instructions, for example, read the entire port into the CPU, execute the bit operation, and re-output the result. #### Successive Operations on Bidirectional I/O Ports Care must be exercised if successive instructions operate on the same I/O port. The sequence of instructions should be such to allow the pin voltage to stabilize (load dependent) before the next instruction which causes that file to be read into the CPU (MOVF, BIT SET, BIT CLEAR, and BIT TEST) is executed. Otherwise, the previous state of that pin may be read into the CPU rather than the new state. This will happen if $t_{\rm pd}$ (See I/O Timing Diagram) is greater than $^1\!\!/\!\!{\rm st_{cy}}$ (min). When in doubt, it is better to separate these instructions with a NOP or other instruction. #### **ELECTRICAL CHARACTERISTICS** Maximum Ratings\* | Ambient Temperature Under Bias | °C | |----------------------------------------------------------------------------------------|-----| | Storage Temperature | °C | | Voltage on any Pin with Respect to V <sub>SS</sub> (Note 1)0.3V to V <sub>DD</sub> +0. | .3V | | Voltage on V <sub>DD</sub> with Respect to V <sub>SS</sub> 0.3V to +6. | .5V | | Power Dissipation (Note 5) | | #### Standard Conditions (unless otherwise stated): #### **DC CHARACTERISTICS** Operating Temperature T<sub>A</sub> = 0°C to +70°C \* Exceeding these ratings could cause permanent damage to the device. This is a stress rating only and functional operation of this device at these conditions is not implied—operating ranges are specified in Standard Conditions. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Data labeled "typical" is presented for design guidance only and is not guaranteed. | Characteristics | Sym | Min | Тур† | Max | Units | Conditions | |-----------------------------------------------|-----------------|----------------------------------------------|------|--------------------|----------|---------------------------------------------------------------------------------------------------------------| | Supply Voltage | V <sub>DD</sub> | 2.5 | _ | 6.0 | ٧ | | | Supply Current | I <sub>DD</sub> | _ | | 2<br>5 | mA<br>mA | $V_{DD} = 4V$ All I/O pins tri-state, $V_{DD} = 6V$ $t_{CY} = 4 \mu sec$ | | Input Low Voltage | V <sub>IL</sub> | V <sub>ss</sub> | _ | 0.2V <sub>DD</sub> | V | | | Input High Voltage | V <sub>IH</sub> | 0.8V <sub>DD</sub> | _ | - | ٧ | | | Output High Voltage (RB0-7, RC0-7) | V <sub>OH</sub> | V <sub>DD</sub> -0.4<br>V <sub>DD</sub> -0.4 | _ | = | V<br>V | $I_{SOURCE} = 0.2 \text{mA}, V_{DD} = 4.75 \text{V}$<br>$I_{SOURCE} = 80 \mu \text{A}, V_{DD} = 2.5 \text{V}$ | | Output Low Voltage (RB0-7, RC0-7)<br>(Note 1) | V <sub>OL</sub> | _ | _ | 0.4 | V | $I_{SINK} = 0.2 \text{mA}, V_{DD} = 2.5 \text{V}$<br>$I_{SINK} = 1.6 \text{mA}, V_{DD} = 4.75 \text{V}$ | | Input Low Current (RA0-3, RC0-7) (Note 2) | I <sub>IL</sub> | _ | _ | 250 | μΑ | $V_{DD} = 6V, V_{IN} = 0.4V$ | | Input High Current (RA0-3, RC0-7) (Note 2) | I <sub>IH</sub> | 2 | _ | - | μΑ | V <sub>IN</sub> =V <sub>DD</sub> -0.4V | | Leakage Current (Note 3) | ILC | -1 | _ | 1 | μΑ | $V_{SS} \leqslant V_{PIN} \leqslant V_{DD}$ | <sup>†</sup>Typical data is at $T_A = 25^{\circ}$ C, $V_{DD} = 5.0$ V. #### NOTES - The output pull-down transistor can be removed via a mask option to facilitate interfacing with external circuitry which has signal swings below V<sub>SS</sub>. If this is the case, the maximum voltage permitted to be applied to the pin is -12V with respect to V<sub>DD</sub>. - 2. Current is being sourced by the internal pull-up resistors which are available as a mask option on ports RA0-3 and RC0-7. (RC0-7 have their pull-ups turned off when selected as outputs.) - 3. This applies to ports RA0-3 and RC0-7 without the mask optional internal pull-up resistors, port RB0-7 and RC0-7 in the high impedance state, RTCC, MCLR and OSC 1. - 4. Total output sink current for all output pins (including CLK OUT) must not exceed 50mA. Total output source current must not exceed 20mA. Maximum output sink or source current for each individual output must not exceed 10mA. - 5. Total power dissipation should not exceed 300mW for the package. Power dissipation is calculated as follows: $P_{DIS} = V_{DD} \left[ I_{DD} \Sigma \left( I_{IN} + I_{OH} \right) \right] + \Sigma \left( V_{DD} V_{IN} \right) \left( I_{IN} \right) + \Sigma \left( V_{DD} V_{OH} \right) \left( I_{OH} \right) + \Sigma \left( V_{OL} \right) \left( I_{OL} \right).$ ## MICROCOMPUTER #### Standard Conditions (unless otherwise stated): #### **AC CHARACTERISTICS** Operating Temperature $T_A = 0$ °C to +70°C, $V_{DD} = 2.5 - 6.0$ V except as noted. | Characteristics | Sym | Min | Тур | Max | Units | Conditions | |---------------------------------|--------------------------------|------------------------|--------------------|-------------------------|-------|----------------------------------------| | Oscillator Frequency | fosc | 25 | _ | 1000 | kHz | V <sub>DD</sub> = 2.5V | | | fosc | 25 | _ | 1250 | kHz | $V_{DD} = 3.2V$ | | | fosc | 25 | _ | 1650 | kHz | V <sub>DD</sub> = 5.0V | | | †osc | 25 | | 1800 | kHz | V <sub>DD</sub> = 6.0V | | CLOCK OUT | | | | | | | | Period (Instruction Cycle Time) | t <sub>CY</sub> | - | 5/f <sub>OSC</sub> | | μs | (Note 1) | | Pulse Width | t <sub>CLKH</sub> | - | 1/fosc | - | μs | | | Rise/Fall Time | t <sub>r</sub> /t <sub>f</sub> | - | | 200 | ns | 1 TTL Load + 60pF V <sub>DD</sub> = 5V | | RTCC Input | | | | | | | | Period | t <sub>RT</sub> | t <sub>CY</sub> +0.2µs | _ | - | | (Notes 2 and 3) | | Pulse Width (High or Low Level) | tpw | 500 | _ | _ | ns | | | I/O Ports | | | | | | 1 | | Data Input Setup Time | ts | - | | 1/5t <sub>CY</sub> -300 | ns | | | Data Input Hold Time | t <sub>h</sub> | 0 | _ | _ | ns | | | Data Output Propagation Delay | tpd | _ | _ | 1.6 | μs | 60pF + 2.2K to 0.8V <sub>DD</sub> | <sup>&</sup>lt;sup>†</sup>Typical data is at $T_A = 25^{\circ} \text{C}$ , $V_{DD} = 5.0 \text{V}$ - 1. Instruction cycle period ( $t_{CY}$ ) equals five times the input oscillator time base period. - 2. Due to the synchronous timing nature between CLK OUT and the sampling circuit used on the RTCC input, CLK OUT may be directly tied to the RTCC input. - 3. The maximum frequency which may be input to the $\overline{RTCC}$ pin is calculated as follows: $f_{(max)} = \frac{1}{t_{RT\ (min)}} = \frac{1}{t_{CY\ (min)} + 0.2\mu s}$ For example: $\text{if } t_{CY} = 4\mu s, \ f_{(max)} = \frac{1}{4.2\mu s} = 238 \text{KHz}.$ $$f_{(max)} = \frac{1}{t_{ET,(min)}} = \frac{1}{t_{CY,(min)} + 0.2us}$$ if $$t_{CY} = 4\mu s$$ , $f_{(max)} = \frac{1}{4.2\mu s} = 238 \text{KHz}$ #### PIC16C55 OSCILLATOR OPTIONS (TYPICAL CIRCUITS) #### **RC OPTION OPERATION** #### **CRYSTAL INPUT OPERATION** #### **EXTERNAL CLOCK INPUT OPERATION** #### MASTER CLEAR Master Clear may require up to a 75ms delay before activation after power is applied to the $V_{DD}$ pin for a 1MHz crystal to start up. To achieve this an external RC configuration as shown can be used (assuming $V_{DD}$ is applied as a step function). The RC oscillator option, shown above, should start up in less time.