## PIC SERIES MICRO-COMPUTER OPTIONS ## **EXTENDED TEMPERATURE RANGE** PIC series microcomputers are available in two temperature ranges. The preceding data sheets describe the commercial grade device, 0°C to 70°C centigrade. An industrial/automotive temperature range version is available. The -40° to 85° centigrade option is specified with the addition of a suffix, I, to the part number. The specifications for these devices differ from their commercial grade counterparts in a few electrical parameters, typically interface voltage/current levels. Refer to the data sheets for details. ## **OPEN DRAIN OPTIONS** ## PIC1650A, PIC1670 Open-Drain I/O Ports Any or all of the I/O lines may be specified by the customer to be open drain, that is, the internal pull-up device will be removed. This enables the outputs to be pulled up to $\pm 10.0$ V maximum with an external pull-up resistor, allowing easy interface to external devices requiring a logic one level greater than $V_{DD}$ of the PIC. In the logic one state, the leakage current of the I/O port is $\pm 5\mu A$ , maximum The customer shall specify on the "PIC Series Order Form" the pin number and port name (e.g., "RB3") of each port required to be open drain. ## PIC1655A, PIC1656 ## Open Drain I/O, Input and Output Ports Any or all of the I/O, input only or output only lines may be specified by the customer to be open drain, that is, the internal pull-up device will be removed. This enables the outputs to be pulled up to +10.0V maximum with an external pull-up register, allowing easy interface to external devices requiring a logic one level greater than $V_{DD}$ of the PIC. In the logic one state, the leakage current of the I/O port is $\pm 5\mu A$ , maximum. The customer shall specify on the "PIC Series Order Form" the pin number and port name (e.g., "RB3") of each port required to be open drain. #### PIC16C55 ## Input-only, Output-only and I/O Ports Any or all of the input-only and I/O lines may be specified to have an internal pull-up resistor inserted via a mask option. This allows easy interface to an external transistor or switch without the need for an external pull-up resistor. Furthermore, any or all of the output-only or I/O pull-down transistors can be specified to be removed via a mask option. This facilitates interfacing with external circuitry which has signal swings below $V_{SS}$ . In this case the maximum voltage permitted to be applied to the pin is -12V with respect to $V_{\rm DD}$ . #### PIC1654 ## **Optional Internal Connection to RTCC** A mask option will allow an internal clock signal whose period is equal to the instruction execution time to drive the real time clock/counter register. In this mode, transitions in the RTCC pin will be disregarded. ## PIC1655XT ## **Prescaler Division Ratio** A mask option will allow the division ratio of the RTCC prescaler to be selected as 1, 2, 4, 8 or 16. Consult the data sheet for the details. ## 8 Bit Microcomputer ## **FEATURES** - User programmable - Intelligent controller for stand-alone applications - 32 8-bit RAM registers - 512 x 12-bit program ROM - Arithmetic Logic Unit - Real Time Clock/Counter - Self-contained oscillator - Access to RAM registers inherent in instruction - Wide power supply operating range (4.5V to 7.0V) - Available in two temperature ranges: 0° to 70° C and −40° to 85° C - # 4 inputs, 8 outputs, 8 bi-directional I/O lines - 2 level stack for subroutine nesting ## DESCRIPTION The PIC1655A microcomputer is an MOS/LSI device containing RAM, I/O, and a central processing unit as well as customer-defined ROM on a single chip. This combination produces a low cost solution for applications which require sensing individual inputs and controlling individual outputs. Keyboard scanning, display driving, and other system control functions can be done at the same time due to the power of the 8-bit CPU. The internal ROM contains a customer-defined program using the PIC's powerful instruction set to specify the overall functional characteristics of the device. The 8-bit input/output registers provide latched lines for interfacing to a limitless variety of applications. The PIC can be used to scan keyboards, drive displays, control electronic games and provide enhanced capabilities to vending machines, traffic lights, radios, television, consumer appliances, industrial timing and control applications. The 12-bit instruction word format provides a powerful yet easy to use instruction repertoire emphasizing single bit manipulation as well as logical and arithmetic operations using bytes. The PIC1655A is fabricated with N-Channel lon Implant technology resulting in a high performance product with proven reliability and production history. Only a single wide range power supply is required for operation, and an on-chip oscillator provides the operating clock with only an external RC network (or buffered crystal oscillator signal, for greater accuracy) to establish the frequency. Inputs and outputs are TTL-compatible. Extensive hardware and software support is available to aid the user in developing an application program and to verify performance before committing to mask tooling. Programs can be assembled into machine language using PICAL, eliminating the burden of coding with ones and zeros. PICAL is available in a Fortran IV version that can be run on many popular computer systems. Once the application program is developed several options are available to insure proper performance. The PIC's operation can be verified in any hardware application by using the PIC1664. The PIC1664 is a ROM-less PIC microcomputer with additional pins to connect external PROM or RAM and to accept HALT commands. The PFD1000 Field Demo System is available containing a PIC1664 with sockets for erasable CMOS PROMs. Finally, the PICES II (PIC In-Circuit Emulation System) provides the user with emulation and debugging capability in either a stand-alone mode or operation as a peripheral to a larger computer system. Easy program debugging and changing is facilitated because the user's program is stored in RAM. With these development tools, the user can quickly and confidently order the masking of the PIC's ROM and bring his application into the market A PIC Series Microcomputer Data Manual is available which gives additional detailed data on PIC based system design. #### PIC1655A GENERAL ## ARCHITECTURAL DESCRIPTION The firmware architecture of the PIC series microcomputer is based on a register file concept with simple yet powerful commands designed to emphasize bit, byte, and register transfer operations. The instruction set also supports computing functions as well as these control and interface functions. Internally, the PIC is composed of three functional elements connected together by a single bidirectional bus: the Register File composed of 32 addressable 8-bit registers, an Arithmetic Logic Unit, and a user-defined Program ROM composed of 512 words each 12 bits in width. The Register File is divided into two functional groups: operational registers and general registers. The operational registers include, among others, the Real Time Clock Counter Register, the Program Counter (PC), the Status Register, and the I/O Registers. The general purpose registers are used for data and control information under command of the instructions. The Arithmetic Logic Unit contains one temporary working register or accumulator (W Register) and gating to perform Boolean functions between data held in the working register and any file register. The Program ROM contains the operational program for the rest of the logic within the controller. Sequencing of microinstructions is controlled via the Program Counter (PC) which automatically increments to execute in-line programs. Program control operations can be performed by Bit Test and Skip instructions, Jump instructions, Call instructions, or by loading computed addresses into the PC. In addition, an on-chip two-level stack is employed to provide easy to use subroutine nesting. Activating the MCLR input on power up initializes the ROM program to address 777<sub>B</sub>. ## **PIN FUNCTIONS** | Signal | Function | |----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OSC (input) | Oscillator input. This signal can be driven by an external oscillator if a precise frequency of operation is required or an external RC network can be used to set the frequency of operation of the internal clock generator. This is a Schmitt trigger input. | | RTCC (input) | Real Time Clock Counter. Used by the microprogram to keep track of elapsed time between events. The RTCC register increments on falling edges applied to this pin. This register can be loaded and read by the program. This is a Schmitt trigger input. | | RA0-3 (input) | 4 input lines. | | RB0-7 (output) | 8 output lines. | | RC0-7 (input/output) | 8 user programmable input/output lines. | | MCLR (input) | Master Clear. Used to initialize the internal ROM program to address 777a and latch all I/O register high. Should be held low at least 1 ms past the time when the power supply is valid. This is a Schmitt trigger input. | | CLK OUT (output) | A signal derived from the internal oscillator. Used by external devices to synchronize them-<br>selves to PIC timing. | | TEST | Used for testing purposes only. Must be grounded for normal operation. | | V <sub>DD</sub> | Primary power supply. | | V <sub>xx</sub> | Output Buffer power supply. Used to enhance output current sinking capability. | | V <sub>ss</sub> | Ground | ## REGISTER FILE ARRANGEMENT | File<br>(Octal) | | | | 4 | Function | | | | | |-----------------|--------------------------------------------------------------------------|-----------------------------------------------------------|-------------------------------------------------|--------------------------------------------|-----------------------------------------------------|-----------------------------------------------|-------------------------------------|---------------------------------|------------------------------------| | F0 | Not a physically<br>select a file regi<br>register pointed | ster. F0 is thus t<br>I to by the FSR | useful as an ii<br>(F4) to W and | ndirect addr<br>d place the re | ess pointer. F<br>esult in W. | or example, \ | W+F0→W wil | l add the con | tents of the file | | F1 | Real Time Cloc<br>counting up aft<br>stored in the Ri<br>new stored valu | er zero is reache<br>FCC register sin<br>ie and the exter | ed. The count<br>nultaneously<br>nal transition | er incremen<br>with a nega<br>will be igno | ts on the fallii<br>tive transitior<br>red by the m | ng edge of the<br>n on the RTC<br>icrocompute | e input RTCC<br>C pin, the RT<br>r. | C. However, it<br>CC register v | data are being<br>vill contain the | | F2 | Program Count<br>program contro | I (MOVWF F2). | The PC is ni | ne bits wide, | but only its ! | ow order 8 b | its can be rea | ad under pro | gram control. | | F3 | Status Word Re | gister. F3 can b | e altered und | ler program | control only | via bit set, bi | t clear, or MC | OVWF F3 inst | ruction. | | | | (7) | (6) | (5) | (4) | (3) | (2) | (1) | (0) | | | | 1 | 1 | 1 | 1 | 1 | Z | DC | С | | | C (Carry): | For ADD and resultant. | | | | | | | icant bit of the | | | DC (Digit Carry | /): For ADD and | SUB instruct | ions, this bit | is set if there | is a carry out | from the 4th I | ow order bit o | of the resultant. | | | Z (Zero): | Set if the resi | | | tion is zero. | | | | | | | Bits: 3-7 | These bits ar | | - | . =. =00 | | | ation file was | inter addragae | | F4 | File Select Reg | ister (FSR). Lo<br>n control. Wher | w order 5 bits<br>naccessed a | s only are us<br>as a directly | ed. The FSR<br>addressed | is used in ge<br>file, the upp | er 3 bits are | e read as on | es. | | F5 | Input Register | A (A0-A3) (A4-A | A7 defined as | zeroes). | | | | | | | F6 | Output Registe | | | | | | | | | | F7 | I/O Register C | , | | | | | | | | | F10-F37 | General Purpo | se Registers | | | | | | | | ## **Basic Instruction Set Summary** Each PIC instruction is a 12-bit word divided into an OP code which specifies the instruction type and one or more operands which further specify the operation of the instruction. The following PIC instruction summary lists byte-oriented, bit-oriented, and literal and control operations. For byte-oriented instructions, "f" represents a file register designator and "d" represents a destination designator. The file register designator specifies which one of the 32 PIC file registers is to be utilized by the instruction. The destination designator specifies where the result of the operation performed by the instruction is to be placed. If "d" is zero, the result is placed in the ## PIC1655A GENERAL INSTRUMENT PIC W register. If "d" is one, the result is returned to the file register specified in the instruction. For bit-oriented instructions, "b" represents a bit field designator which selects the number of the bit affected by the operation, while "f" represents the number of the file in which the bit is located. For literal and control operations, "k" represents an eight or nine bit constant or literal value. For an oscillator frequency of 1MHz the instruction execution time is $4 \mu \text{sec}$ , unless a conditional test is true or the program counter is changed as a result of an instruction. In these two cases, the instruction execution time is $8 \mu \text{sec}$ ## BYTE-ORIENTED FILE REGISTER OPERATIONS | (11-6) | (5) | (4-0) | |---------|-----|------------| | OP CODE | d | f (FILE #) | For d = 0, $f \rightarrow W$ (PICAL accepts d = 0 or d = W in the mnemonic) d = 1, $f \rightarrow f$ (If d is omitted, assembler assigns d = 1.) | Inst | ructio | n-Bina | ry (Oc | tal) | Name | Mnemonic, O | perands | Operation | Status Affected | |------|--------|--------|--------|--------|---------------------------|-------------|---------|-------------------------------------------------------------------|-----------------| | 000 | 000 | 000 | 000 | (0000) | No Operation | NOP | _ | | None | | 000 | 000 | 1 f f | fff | (0040) | Move W to f (Note 1) | MOVWF | f | W→f | None | | 000 | 001 | 000 | 000 | (0100) | Clear W | CLRW | _ | 0→W | Z | | 000 | 001 | 1 f f | 111 | (0140) | Clear f | CLRF | f | 0→f | Z | | 000 | 010 | dff | fff | (0200) | Subtract W from f | SUBWF | f, d | f - W→d [f+W+1→d] | C,DC,Z | | 000 | 011 | | fff | (0300) | Decrement f | DECF | f, d | f - 1→d | Z | | 000 | 100 | dff | fff | (0400) | Inclusive OR W and f | IORWF | f, d | WVf→d | Z | | 000 | 101 | dff | fff | (0500) | AND W and f | ANDWF | f, d | W∙f→d | Z | | 000 | 110 | dff | fff | (0600) | Exclusive OR W and f | XORWF | f, d | W⊕f→d | Z | | 000 | 111 | dff | f f f | (0700) | Add W and f | ADDWF | f, d | W+f→d | C,DC,Z | | 001 | 000 | dff | fff | (1000) | Move f | MOVF | f, d | f→d | Z | | 001 | | dff | 111 | (1100) | Complement f | COMF | f, d | <del>ī</del> ⊸d | Z | | 001 | 010 | | f f f | | Increment f | INCF | f, d | f+1d | Z | | 001 | 011 | dff | 111 | (1300) | Decrement f, Skip if Zero | DECFSZ | f, d | f - 1-d, skip if Zero | None | | 001 | 100 | d f f | f f f | (1400) | Rotate Right f | RRF | f, d | $f(n) \rightarrow d(n-1), f(0) \rightarrow C, C \rightarrow d(7)$ | ) C | | 001 | 101 | dff | f f f | (1500) | Rotate Left f | RLF | f, d | $f(n)\rightarrow d(n+1), f(7)\rightarrow C, C\rightarrow d(0)$ | o) C | | 001 | 110 | dff | fff | (1600) | Swap halves f | SWAPF | f, d | f(0-3)≒f(4-7)→d | None | | | 111 | | | , , | Increment f, Skip if Zero | INCFSZ | f, d | f+1-d, skip if zero | None | ## BIT-ORIENTED FILE REGISTER OPERATIONS | (11-8) | (7-5) | (4-0) | |---------|-----------|------------| | OP CODE | b (BIT #) | 1 (FILE #) | | Instruction-Binary (Octal) | Name | Mnemonic, ( | Operands | Operation | Status Affected | |----------------------------|---------------------------|-------------|----------|------------------------------|-----------------| | 010 0bb bff fff (2000) | Bit Clear f | BCF | f, b | 0f(b) | None | | 010 1bb bff fff (2400) | Bit Set f | BSF | f, b | 1→f(b) | None | | 011 0bb bff fff (3000) | Bit Test f, Skip if Clear | BTFSC | f, b | Bit Test f(b): skip if clear | None | | 011 1bb bff fff (3400) | Bit Test f, Skip if Set | BTFSS | f, b | Bit Test f(b): skip is set | None | # LITERAL AND CONTROL OPERATIONS | (11-8) | (7-0) | |---------|-------------| | OP CODE | k (LITERAL) | | | | | Inst | Instruction-Binary (Octal) | | inary (Octal) Name | | Mnemonic, | Operands | Operation | Status Affected | | |------|----------------------------|-----|--------------------|--------|-------------------------------|----------|-----------|----------------------|------| | 100 | Okk | kkk | kkk | (4000) | Return and place Literal in V | V RETLW | k | k-W, Stack-PC | None | | 100 | 1 k k | kkk | kkk | (4400) | Call subroutine (Note 1) | CALL | k | PC+1 → Stack, k → PC | None | | 101 | kkk | kkk | kkk | (5000) | Go To address (k is 9 bits) | GOTO | k | k⊸PC | None | | 110 | 0 k k | kkk | kkk | (6000) | Move Literal to W | MOVLW | k | k→W | None | | 110 | 1 k k | kkk | kkk | (6400) | Inclusive OR Literal and W | IORLW | k | kVW-W | Z | | 111 | OKK | kkk | kkk | (7000) | AND Literal and W | ANDLW | k | k∙W→W | Z | | | | | | (7400) | Exclusive OR Literal and W | XORLW | k | k⊕W→W | Z | ## NOTES: - 1. The 9th bit of the program counter in the PIC is zero for a CALL and a MOVWF F2. Therefore, subroutines must be located in program memory locations 0-377<sub>8</sub>. However, subroutines can be called from anywhere in the program memory since the Stack is 9 bits wide. - 2. When an I/O register is modified as a function of itself, the value used will be that value present on the output pins. For example, an output pin which has been latched high but is driven low by an external device, will be relatched in the low state. ## SUPPLEMENTAL INSTRUCTION SET SUMMARY The following supplemental instructions summarized below represent specific applications of the basic PIC instructions. For example, the "CLEAR CARRY" supplemental instruction is equiv- alent to the basic instruction BCF 3,0 ("Bit Clear, File 3, Bit 0"). These instruction mnemonics are recognized by the PIC Cross Assembler (PICAL). | | ppiemental manuellon is equit | | | | |-----------------------------------------|-----------------------------------|-----------------------|----------------------------|--------------------| | Instruction-Binary (Octal) | ) Name | Mnemonic,<br>Operands | Equivalent<br>Operation(s) | Status<br>Alfected | | 010 000 000 011 (2 | 2003) Clear Carry | CLRC | BCF 3, 0 | | | 010 100 000 011 (2 | 2403) Set Carry | SETC | BSF 3, 0 | **** | | 010 000 100 011 (2 | 2043) Clear Digit Carry | CLRDC | BCF 3, 1 | | | 010 100 100 011 (2 | 2443) Set Digit Carry | SETDC | BSF 3, 1 | | | 010 001 000 011 (2 | 2103) Clear Zero | CLRZ | BCF 3, 2 | _ | | 010 101 000 011 (2 | Set Zero | SETZ | BSF 3, 2 | | | 011 100 000 011 (3 | 3403) Skip on Carry | SKPC | BTFSS 3, 0 | | | 011 000 000 011 (3 | Skip on No Carry | SKPNC | BTFSC 3, 0 | | | 011 100 100 011 (3 | 3443) Skip on Digit Carry | SKPDC | BTFSS 3, 1 | | | 011 000 100 011 (3 | Skip on No Digit Carry | SKPNDC | BTFSC 3, 1 | | | 011 101 000 011 (3 | Skip on Zero | SKPZ | BTFSS 3, 2 | | | 011 001 000 011 (3 | 3103) Skip on No Zero | SKPNZ | BTFSC 3, 2 | | | 001 000 1ff fff (1 | 1040) Test File | TSTF f | MOVF f, 1 | Z | | 001 000 Off fff ( | 1000) Move File to W | MOVFW f | MOVF f, 0 | Z. | | • • • • • • • • • • • • • • • • • • • • | 1140) Negate File<br>1200) | NEGF f,d | COMF f, 1<br>INCF f, d | Z | | | Add Carry to File | ADDCF f, d | BTFSC 3,0<br>INCF f, d | z | | | Subtract Carry from File 0300) | SUBCF f,d | BTFSC 3,0<br>DECF f, d | z | | • • • • • • • • • • • • • | Add Digit Carry to File | ADDDCF f,d | BTFSG 3,1<br>INCF f,d | z | | | Subtract Digit Carry from 0300) | File SUBDCF f,d | BTFSC 3,1<br>DECF f,d | z | | 101 kkk kkk kkk ( | 5000) Branch | Bk | GOTO k | | | | 3003) Branch on Carry<br>5000) | BC k | BTFSC 3,0<br>GOTO k | | | | Branch on No Carry<br>5000) | BNC k | BTFSS 3,0<br>GOTO k | | | | Branch on Digit Carry 5000) | BDC k | BTFSC 3,1<br>GOTO k | | | | Branch on No Digit Carry<br>5000) | BNDC k | BTFSS 3,1<br>GOTO k | | | | 3103) Branch on Zero<br>5000) | BZ k | BTFSC 3,2<br>GOTO k | | | | 3503) Branch on No Zero<br>5000) | BNZ k | BTFSS 3,2<br>GOTO k | | ## I/O Interfacing The equivalent circuit for an I/O port bit is shown below as it would interface with either the input of a TTL device (PIC is outputting) or the output of an open collector TTL device (PIC is inputting). Each I/O port bit can be individually time multiplexed between input and output functions under software control. When outputting thru a PIC I/O Port, the data is latched at the port and the pin can be connected directly to a TTL gate input. When inputting data thru an I/O Port, the port latch must first be set to a high level under program control. This turns off $\mathbf{Q}_2$ allowing the TTL open collector device to drive the pad, pulled up by $\mathbf{Q}_1$ , which can source a minimum of $100\mu\mathrm{A}$ . Care, however, should be exercised when using open collector devices due to the potentially high TTL leakage current which can exist in the high logic state. #### **Bidirectional I/O Ports** The bidirectional ports may be used for both input and output operations. For input operations these ports are non-latching. Any input must be present until read by an input instruction. The outputs are latched and remain unchanged until the output latch is rewritten. For use as an input port the output latch must be set in the high state. Thus the external device inputs to the PIC circuit by forcing the latched output line to the low state or keeping the latched output high. This principle is the same whether operating on individual bits or the entire port. Some instructions operate internally as input followed by output operations. The BCF and BSF instructions, for example, read the entire port into the CPU, execute the bit operation, and re-output the result. Caution must be used when using these instructions. As an example a BSF operation on bit 5 of F7 (port RC) will cause all eight bits of F7 to be read into the CPU. Then the BSF operation takes place on bit 5 and F7 is re-output to the output latches. If another bit of F7 is used as an input (say bit 0) then bit 0 must be latched high. If during the BSF instruction on bit 5 an external device is forcing bit 0 to the low state then the input/output nature of the BSF instruction will leave bit 0 latched low after execution. In this state bit 0 cannot be used as an input until it is again latched high by the programmer. Refer to the examples below. ## Input Only Port: (Port RA) The input only port of the PIC1655A consists of the four LSB's of F5 (port RA). An internal pull-up device is provided so that external pull-ups on open collector logic are unnecessary. The four MSB's of this port are always read as zeroes. Output operations to F5 are not defined. Note that the BTFSC and BTFSS instructions are input only operations and so can be used with F5. Also, file register instructions which leave the results in W can be used. #### Output Only Port: (Port RB) The output only port of the PIC1655A consists of F6 (port RB). This port contains no input circuitry and is therefore not capable of instructions requiring an input followed by an output operation. The only instructions which can validly use F6 are MOVWF and CLRF. ## Successive Operations on Bidirectional I/O Ports ## **ELECTRICAL CHARACTERISTICS** ## Maximum Ratings\* | Ambient temperature Under Bias | С | |-------------------------------------------------------------------|---| | Storage Temperature | С | | Voltage on any pin with Respect to V <sub>SS</sub> 0.3V to +10.0° | ٧ | | Power Dissipation (Note 1) 1000mV | ٧ | ## Standard Conditions (unless otherwise stated): ## DC CHARACTERISTICS/PIC1655A Operating Temperature T<sub>A</sub> = 0° C to +70° C \*Exceeding these ratings could cause permanent damage to the device. This is a stress rating only and functional operation of this device at these conditions is not implied-operating ranges are specified in Standard Conditions. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Data labeled "typical" is presented for design guidance only and is not guaranteed. | Characteristic | Sym | Min | Тур† | Max | Units | Conditions | |-----------------------------------------------------------|-------------------|-------------------|------|-------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Primary Supply Voltage | V <sub>DD</sub> | 4.5 | | 7.0 | V | | | Output Buffer Supply Voltage | V <sub>xx</sub> | 4.5 | _ | 10.0 | V | (Note 2) | | Primary Supply Current | I <sub>DD</sub> | _ | 30 | 50 | mA | All I/O pins @ V <sub>DD</sub> | | Output Buffer Supply Current | Ixx | - | 1 | 5 | mA | All I/O pins @ V <sub>DD</sub> (Note 3) | | Input Low Voltage | V <sub>IL</sub> | -02 | _ | 0.8 | V | | | Input High Voltage (except<br>MCLR, RTCC & OSC) | V <sub>IH</sub> | 2.4 | _ | V <sub>DD</sub> | ν | | | Input Low-to-High Threshold Voltage<br>(MCLR, RTCC & OSC) | VILH | V <sub>DD</sub> 1 | 2.6 | V <sub>DD</sub> | v | | | Output High Voltage | V <sub>OH</sub> | 2.4<br>3.5 | _ | V <sub>DD</sub><br>V <sub>DD</sub> | V | $I_{OH} = -100\mu A \text{ (Note 4)}$<br>$I_{OH} = 0$ | | Output Low Voltage (I/O only) | V <sub>OI.1</sub> | <br><br> | | 0.45<br>0.90<br>0.90<br>1.20<br>2.0 | V<br>V<br>V<br>V | $\begin{split} I_{OL} &= 1.6 \text{mA}, \ V_{XX} = 4.5 \text{V} \\ I_{OL} &= 5.0 \text{mA}, \ V_{XX} = 4.5 \text{V} \\ I_{OL} &= 5.0 \text{mA}, \ V_{XX} = 8.0 \text{V} \\ I_{OL} &= 10.0 \text{mA}, \ V_{XX} = 8.0 \text{V} \\ I_{OL} &= 20.0 \text{mA}, \ V_{XX} = 8.0 \text{V} \ (\text{Note 5}) \end{split}$ | | Output Low Voltage (CLK OUT) | V <sub>OL2</sub> | - | _ | 0.45 | ٧ | I <sub>OL</sub> = 1.6mA (Note 5) | | Input Leakage Current (MCLR, RTCC) | ILC | -5 | | +5 | μA | V <sub>SS</sub> ≤ V <sub>IN</sub> . ≤ V <sub>DD</sub> | | Output Leakage Current<br>(open drain I/O pins) | lorc | _ | _ | 10 | μΑ | $V_{SS} \leqslant V_{PIN} \leqslant 10V$ | | Input Low Current (all I/O ports) | 1,1 | -0.2 | -0.6 | -1.6 | mA | V <sub>IC</sub> = 0.4V internal pullup | | Input High Current (all I/O ports) | I <sub>IH</sub> | -0.1 | -0.4 | 1.4 | mA | V <sub>IH</sub> = 2.4V | <sup>&</sup>lt;sup>†</sup>Typical data is at $T_A = 25^{\circ}$ C, $V_{DD} = 5.0$ V. - 2. Vxx supply drives only the I/O ports. - 3. The maximum $I_{xx}$ current will be drawn when all I/O ports are outputting a High. - 4. Positive current indicates current into pin. Negative current indicates current out of pin. - Total I<sub>OL</sub> for all output pins (I/O ports plus CLK OUT) must not exceed 225mA. NOTES: <sup>1.</sup> Total power dissipation for the package is calculated as follows: $$\begin{split} &P_D = (V_{DD}) \; (I_{DD}) + \Sigma \; (V_{DD} - V_{IL}) \; (|I_{IL}|) + \Sigma \; (V_{DD} - V_{OH}) \; (|I_{OH}|) + \Sigma \; (V_{OL}) \; (I_{OL}). \end{split}$$ The term I/O refers to all interface pins; input, output or I/O. ## DC CHARACTERISTICS/PIC1655AI Operating Temperature T<sub>A</sub> = -40° C to +85° C | Characteristic | Sym | Min | Тур† | Max | Units | Conditions | |-----------------------------------------------------------|------------------|--------------------|------|-------------------------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Primary Supply Voltage | V <sub>DD</sub> | 4.5 | _ | 7.0 | V | | | Output Buffer Supply Voltage | V <sub>xx</sub> | 4.5 | | 10.0 | V | (Note 2) | | Primary Supply Current | IDD | T - | 30 | 60 | mA | All I/O pins @ V <sub>DD</sub> | | Output Buffer Supply Current | 1 <sub>xx</sub> | _ | 1 | 5 | mA | All I/O pins @ V <sub>DD</sub> (Note 3) | | Input Low Voltage | V <sub>IL</sub> | -0.2 | _ | 0.7 | V | | | Input High Voltage (except<br>MCLR, RTCC & OSC) | V <sub>IH</sub> | 2.4 | _ | V <sub>DD</sub> | v | | | Input Low-to-High Threshold Voltage<br>(MCLR, RTCC & OSC) | V <sub>ILH</sub> | V <sub>DD</sub> -1 | 2.6 | V <sub>DD</sub> | ٧ | | | Output High Voltage | V <sub>OH</sub> | 2.4 | _ | V <sub>DD</sub> | V | I <sub>OH</sub> = -100μA (Note 4)<br>I <sub>OH</sub> = 0 | | Output Low Voltage (I/O only) | V <sub>OL1</sub> | _<br>_<br>_<br>_ | | 0.45<br>0.90<br>0.90<br>1.20<br>2.0 | V<br>V<br>V | $ \begin{split} &\mathbf{I}_{OL} = 1.6\text{mA}, \mathbf{V}_{XX} = 4.5\text{V} \\ &\mathbf{I}_{OL} = 5.0\text{mA}, \mathbf{V}_{XX} = 4.5\text{V} \\ &\mathbf{I}_{OL} = 5.0\text{mA}, \mathbf{V}_{XX} = 8.0\text{V} \\ &\mathbf{I}_{OL} = 10.0\text{mA}, \mathbf{V}_{XX} = 8.0\text{V} \\ &\mathbf{I}_{OL} = 20.0\text{mA}, \mathbf{V}_{XX} = 8.0\text{V} (\text{Note 5}) \end{split} $ | | Output Low Voltage (CLK OUT) | V <sub>OL2</sub> | - | | 0.45 | V | I <sub>OL</sub> = 1.6mA (Note 5) | | Input Leakage Current (MCLR, RTCC) | ILC | -5 | | +5 | μΑ | $V_{SS} \leqslant V_{IN} \leqslant V_{DD}$ | | Output Leakage Current<br>(open drain I/O pins) | lotc | _ | | 10 | μА | V <sub>SS</sub> ≤ V <sub>PIN</sub> ≤ 10V | | Input Low Current (all I/O ports) | I <sub>IL</sub> | -0.2 | -0.6 | -1.8 | mA | V <sub>IL</sub> = 0.4V internal pullup | | Input High Current (all I/O ports) | I <sub>tH</sub> | -0.1 | -0.4 | -1.8 | mA | V <sub>IH</sub> = 2.4V | †Typical data is at $T_A = 25$ ° C, $V_{DD} = 5.0$ V. ## NOTES: - 1. Total power dissipation for the package is calculated as follows: $P_D = (V_{DD}) \; (I_{DD}) \; + \; \Sigma \; (V_{DD} - V_{IL}) \; (|I_{IL}|) \; + \; \Sigma \; (V_{DD} - V_{OH}) \; (|I_{OH}|) \; + \; \Sigma \; (V_{OL}) \; (I_{OL}). \label{eq:pdf}$ The term I/O refers to all interface pins; input, output or I/O. - 2. Vxx supply drives only the I/O ports. - 3. The maximum Ixx current will be drawn when all I/O ports are outputting a High. - 4. Positive current indicates current into pin. Negative current indicates current out of pin. - 5. Total I<sub>OL</sub> for all output pins (I/O ports plus CLK OUT) must not exceed 225mA. ## Standard Conditions (unless otherwise stated): ## AC CHARACTERISTICS/PIC1655A, PIC1655AI Operating Temperature $T_A = 0$ °C to +70°C (PIC1655A), $T_A = -40$ °C to +85°C (PIC1655AI) | Characteristic | Sym | Min | Typ† | Max | Units | Conditions | |-------------------------------|------------------|------------------------|-----------------|------------------------|-------|---------------------------------------------| | Instruction Cycle Time | t <sub>CY</sub> | 4 | _ | 20 | μs | 0.2MHz — 1.0MHz external time base (Note 1) | | RTCC Input | | | | | | | | Period | t <sub>et</sub> | t <sub>CY</sub> +0.2µs | | | | | | High Pulse Width | t <sub>RTH</sub> | ½t <sub>RT</sub> | _ | <b> </b> - | _ | | | Low Pulse Width | t <sub>RTL</sub> | 1/2t <sub>RT</sub> | _ | _ | | (Notes 2 and 3) | | I/O Ports | | | | | | | | Data Input Setup Time | ts | \ - \ | _ | 1/4t <sub>CY</sub> 125 | ns | | | Data Input Hold Time | t <sub>h</sub> | 0 | _ | - | ns | | | Data Output Propagation Delay | t <sub>pd</sub> | i – i | 600 | 1000 | ns | Capacitive load = 50pF | | OSC Input | | | | | | <u> </u> | | External Input Impedance High | RoscH | 120 | 800 | 3500 | Ω | V <sub>OSC</sub> = 5V Applies to external | | External Input Impedance Low | RoscL | - | 10 <sup>6</sup> | - | Ω | V <sub>osc</sub> =0.4V ∫ OSC drive only. | <sup>†</sup>Typical data is at $T_A = 25^{\circ}$ C, $V_{DD} = 5.0$ V. 1. Instruction cycle period (t<sub>cv</sub>) equals four times the input oscillator time base period. 2. Due to the synchronous timing nature between CLK OUT and the sampling circuit used on the RTCC input, CLK OUT may be 2. Due to the synchronous timing nature between OLK CO1 and the sampling state of the synchronous timing nature between OLK CO1 and the sampling of the synchronous timing nature between OLK CO1 and the sampling of the synchronous timing nature between OLK CO1 and the sampling of the synchronous timing nature between OLK CO1 and the sampling of the synchronous timing nature between OLK CO1 and the sampling of the synchronous timing nature between OLK CO1 and the sampling of the synchronous timing nature between OLK CO1 and the sampling of the synchronous timing nature between OLK CO1 and the sampling of the synchronous timing nature between OLK CO1 and the sampling of the synchronous timing nature between OLK CO1 and time of ## PIC1655A OSCILLATOR OPTIONS (TYPICAL CIRCUITS) ## RC OPTION OPERATION INSTRUCTION CYCLE TIME (kHz) Oscillator Frequency With Typical Unit To Unit Variance Unit to Unit Variation at V $_{DD}$ = 5.0V, $T_A$ = 25° C is $\pm 25\%$ Variation from $V_{DD}$ = 4.5V -7.0V referenced to 5V is -3%, +9% Variation from $T_A$ = 0° C -70° C referenced to 25° C is +3%, -5% ## **BUFFERED CRYSTAL INPUT OPERATION** The buffer must be capable of driving $120\Omega$ , min. ( $800\Omega$ , typ.) to 2.0V. However, it is recommended that the pull-down transistor on the OSC pin be removed (an option) if OSC is to be driven externally. ## **EXTERNAL CLOCK INPUT OPERATION** ## MASTER CLEAR (TYPICAL CIRCUIT) Master Clear requires >1.0ms delay before activation after power is applied to the $V_{DD}$ pin, for the oscillator to start up. To achieve this, an external RC configuration as shown can be used (assuming $V_{DD}$ is applied as a step function). ## **POWER DISSIPATION DERATING GRAPH** #### NOTES: - 1.70°C is the maximum operating temperature for standard parts. - 2.85°C is the maximum operating temperature for "I" suffix parts. ## **PIC1655A EMULATION CAUTIONS** When emulating a PIC1655A using a PICES II development system certain precautions should be taken. - A. Be sure that the PICES II Module being used is programmed for the PIC1650A mode. (Refer to the PICES Manual). The PIC1664 contained within the module should have the MODE pin #22 set to a high state. - 1. This causes the MCLR to force all I/O registers high. - 2. The OSC 1 pin #59 becomes a single clock input pin. - The interrupt system becomes disabled and the RTCC always counts on the trailing edges. - 4. Bits 3 through 7 on file register F3 are all ones. - B. Make sure to only use two levels of stack within the program. - C. Make sure all I/O cautions contained in this spec sheet are used. - D. Be sure to use the 28 pin socket for the module plug. - E. Make sure that during an actual application the MCLR input swings from a low to high level a minimum of 1msec after the supply voltage is applied. - F. If an oscillator drive is used, be sure that it can drive the 120 $\Omega$ input impedance of the OSC pin on the PIC1664. - G. The cable length and internal variations may cause some parameter values to differ between the PICES ${\tt II}$ module and a production PIC1655A.