

# AN1194

### **Recommended Usage of Microchip UNI/O<sup>®</sup> Bus-Compatible Serial EEPROMs**

Author: Chris Parris Microchip Technology Inc.

#### INTRODUCTION

The majority of embedded control systems require nonvolatile memory. Because of their small footprint, byte level flexibility, low I/O pin requirement, low-power consumption and low cost, serial EEPROMs are a popular choice for nonvolatile storage. Microchip Technology has addressed this need by offering a full line of serial EEPROMs covering industry-standard serial communication protocols for the UNI/O<sup>®</sup> bus, two-wire (I<sup>2</sup>C<sup>TM</sup>), three-wire (Microwire), and SPI communication. Serial EEPROM devices are available in a variety of densities, operational voltage ranges and packaging options.

In order to achieve a highly robust application when utilizing serial EEPROMs, the designer must consider more than just the data sheet specifications. There are a number of conditions that could potentially result in nonstandard operation. The details of these conditions depend greatly on the serial protocol used.

This application note provides assistance and guidance with the use of Microchip UNI/O buscompatible serial EEPROMs. These recommendations are not meant as requirements; however, their adoption will lead to a more robust overall design.

The following topics are discussed:

- Power Supply
- Checking for Acknowledge
- Write Protection Features
- Write-In-Process (WIP) Polling
- Increasing Data Throughput
- Bus Pull-Up Resistor
- Device Address Polling

Figure 1 shows the suggested connections for using Microchip UNI/O bus-compatible serial EEPROMs. The basis for these connections will be explained in the sections that follow.

#### FIGURE 1: RECOMMENDED CONNECTIONS FOR 11XXX SERIAL EEPROM



#### POWER SUPPLY

Microchip serial EEPROMs feature a high amount of protection from unintentional writes and data corruption while power is within normal operating levels. But certain considerations should be made regarding power-up and power-down conditions to ensure the same level of protection during those times when power is not within normal operating levels.

As shown in Figure 1, a decoupling capacitor (typically 0.1  $\mu F)$  should be used to help filter out small ripples on Vcc.

#### **Power-Up**

On power-up, VCC should always begin at 0V and rise straight to its normal operating level to ensure a proper Power-on Reset (POR). VCC should not linger at an ambiguous level (i.e., below the minimum operating voltage).

As further protection during power-up, once Vcc has reached its normal operating level, Microchip UNI/O bus-compatible serial EEPROMs will remain in POR until a low-to-high transition is detected on SCIO. This transition must precede the standby pulse that is required before any communication can begin.

#### **Brown-Out Conditions**

For added protection, Microchip serial EEPROMs feature a Brown-out Reset circuit. However, if Vcc happens to fall below the minimum operating voltage for the serial EEPROM, it is recommended that Vcc be brought down fully to 0V before returning to normal operating level. This will help ensure that the device is reset properly.

Furthermore, if the microcontroller features a Brownout Reset with a threshold higher than that of the serial EEPROM, bringing Vcc down to 0V will allow both devices to be reset together. Otherwise, the microcontroller may reset during communication while the EEPROM keeps its current state. In this case, a software Reset sequence would be required before beginning further communication.

#### Power Failure During a Write Cycle

During a write cycle, Vcc must remain above the minimum operating voltage for the entire duration of the cycle (typically 5-10 ms max. for most devices). If Vcc falls below this minimum voltage at any point for any length of time, data integrity cannot be ensured. It will result in marginally programmed data that may or may not be correct. Furthermore, because the EEPROM cells were not able to be fully programmed, the device will have shorter data retention time than specified in the data sheet.

#### CHECKING FOR ACKNOWLEDGE

One of the benefits of the UNI/O bus protocol is the Acknowledge sequence performed after every byte transmitted on the bus. This sequence allows both the master and slave to detect each byte whether or not the other device is still synchronized. With the exception of the start header, slave devices will always transmit a Slave Acknowledgment (SAK) after every byte if no error has occurred. This means that if the master ever detects a NoSAK, then an error has occurred. In this situation, the master is required to perform a standby pulse before initiating a new command.

A NoSAK will occur for the following events:

- · Following the start header
- Following the device address, if no slave on the bus matches the transmitted address
- Following the command byte, if the command is invalid, including read, Current Address Read (CRRD), write, Write Status Register (WRSR), Set All (SETAL) and Erase All (ERAL) during a write cycle
- If the slave becomes out of sync. with the master
- If a command is terminated prematurely by using a No Master Acknowledgment (NoMAK), with the exception of immediately after the device address

#### WRITE PROTECTION FEATURES

To help avoid unintended writes, Microchip UNI/O buscompatible serial EEPROMs feature a number of write protection options.

#### Write Enable and Disable

Microchip UNI/O bus serial EEPROMs feature a Write Enable Latch (WEL) as bit 1 of the STATUS register. This latch is used to allow write operations to occur to the array or the STATUS register. When set to a '1', writes are enabled. When set to a '0', writes are blocked. The WEL can only be set by issuing a valid Write Enable (WREN) instruction, but can be reset upon a number of conditions:

- Power-up
- WRDI instruction successfully executed
- WRSR instruction successfully executed
- WRITE instruction successfully executed
- SETAL instruction successfully executed
- ERAL instruction successfully executed

Note that for the WRITE, SETAL, ERAL, WRSR, and WRDI instructions, the WEL is only reset if the instruction is executed successfully. This means that if, for some reason, the instruction is not valid, the WEL will not be reset. For example, if a write is attempted in an area of the array protected by the Block Protect (BP) bits, then the instruction will not succeed, and the WEL will remain set.

For WRITE, WRSR, SETAL, and ERAL instructions, the WEL is cleared at the end of the write cycle.

It is highly recommended that the WEL only be set immediately before initiating an array or STATUS register write operation in order to minimize the chance of an undesired write operation.

#### **Block Protection**

The block protection feature on UNI/O bus-compatible serial EEPROMs allows selective blocks of the array to be protected from write operations. Block protection is controlled through the BP0 and BP1 bits (bits 3 and 4, respectively) in the STATUS register. This offers four different options for protection, as shown in Table 1.

It is recommended that this feature be used in order to protect crucial data in the array.

| BP1 | BP0 | Address Ranges Write-Protected | Address Ranges Unprotected |
|-----|-----|--------------------------------|----------------------------|
| 0   | 0   | None                           | All                        |
| 0   | 1   | Upper 1/4                      | Lower 3/4                  |
| 1   | 0   | Upper 1/2                      | Lower 1/2                  |
| 1   | 1   | All                            | None                       |

#### TABLE 1:ARRAY PROTECTION

#### **WIP POLLING**

Write operations on serial EEPROMs require that a write cycle time be observed after initiating the write, allowing the device time to store the data. During this time, normal device operation is disabled, and any attempts by the master to access the memory array on the device will be ignored. Therefore, it is important that the master wait for the write cycle to end before attempting to access the EEPROM again.

Each device has a specified worst-case write cycle time, typically listed as Twc. A simple method for ensuring that the write cycle time is observed is to perform a delay for the amount of time specified before accessing the EEPROM again. However, it is not uncommon for a device to complete a write cycle in less than the maximum specified time. As such, using the previously shown delay method results in a period of time in which the EEPROM has finished writing, but the master is still waiting.

In order to eliminate this extra period of time, and therefore operate more efficiently, it is highly recommended to take advantage of the WIP polling feature.

During both an array write and a STATUS register write, the STATUS register in Microchip's UNI/O buscompatible serial EEPROMs can still be read. This allows the user to check the state of the WIP bit. This is a read-only bit, set only while a write operation is in progress. Once the operation completes, the WIP (and the WEL) are cleared. Therefore, the STATUS register can continue to be read in order to monitor the value of the WIP bit to determine when the write cycle completes.

#### **WIP Polling Procedure**

Once the NoMAK and SAK bits have been transmitted at the end of a WRITE, WRSR, SETAL, or ERAL instruction, the device initiates the internally timed write cycle, and WIP polling can begin immediately. This involves performing a Read Status Register (RDSR) instruction and checking the value read for the WIP bit. If it is high, the device is still writing, and the master should send a MAK bit to request the STATUS register value again. If the WIP bit is low, the write cycle is complete, and the master can terminate the command with a NoMAK and proceed with the next instruction. See Figure 2 for details.

#### FIGURE 2: WIP POLLING FLOW



#### **INCREASING DATA THROUGHPUT**

# Standby Pulse vs. Start Header Setup Time

Before initiating communication to a device not previously selected, a standby pulse (TSTBY) must be observed before beginning the start header. Once a command to a device has been completed successfully, as indicated by the combination of a NoMAK and SAK, the standby pulse is not required to begin a new command to that device. Instead, only the start header Setup Time (Tss) must be observed. If, however, an error occurs and a SAK is not received, or if a device with a different device address is being selected, a standby pulse must be generated.

Refer to Figure 3 for examples of when to use TSTBY and when to use TSS.

#### FIGURE 3: STANDBY PULSE AND START HEADER SETUP TIME USAGE



#### Set All and Erase All

When it is desired to set the entire EEPROM array to either 0xFF or 0x00, the simplest and fastest way is to use the SETAL or ERAL instructions. Both of these instructions require an extended write cycle (10 ms vs. 5 ms for a standard write), but are still considerably faster than performing the operation using byte or page writes.

Note that the entire array must be unprotected for writing by clearing both BP1 and BP0 and setting the WEL in order for either instruction to execute.

#### **Page Writes**

All Microchip UNI/O bus-compatible serial EEPROMs feature a page buffer for use during write operations. This allows the user to write any number of bytes from one to the maximum page size in a single operation. This can provide for a significant decrease in the total write time when writing a large number of bytes.

Page write operations are limited to writing within a single physical page, regardless of the number of bytes actually being written. This is because the memory array is physically stored as a two-dimensional array, as shown in Figure 4. When the word address is given at the beginning of a write operation, both the row and column Address Pointers are set. The row Address Pointer selects which row, or page, is accessed,

whereas the column Address Pointer selects which byte from the chosen page is accessed first. Upon transmission of each data byte, the column Address Pointer is automatically incremented. However, during a write operation the page Address Pointer is not incremented, which means that attempting to cross a page boundary during a page write operation will result in the data being looped back to the beginning of the page.

Note that physical page boundaries start at addresses that are multiples of the page size. For example, the 11XX160 features a 16-byte page size, which means that physical pages on the device begin at addresses 0x0000, 0x0010, 0x0020 and so on.



#### Page Write Procedure

After enabling write operations by issuing a WREN command, the beginning of the WRITE instruction command, word address, and the first data byte are transmitted to the device in the same way as in a byte write operation. But instead of sending a NoMAK to end the operation, the master sends a MAK and continues transmitting additional data bytes, which are temporarily stored in the on-chip page buffer, up to the maximum page size of the device (with care being taken not to wrap around the page). As with the byte write operation, once the master sends a NoMAK, an internal write cycle will begin during which all bytes stored in the page buffer will be written.

#### Write Time Comparisons

In order to accurately calculate the full period of time required to write a particular amount of data to a device, two things must be considered:

- Load time is the amount of time needed to complete all bus operations. This includes issuing the necessary WREN instruction, as well as transmitting the start header, device address, WRITE instruction, word address, and data bytes. This amount of time is dependent on the bus clock speed and the number of data bytes to be written. The Tss time period is used before both WREN and WRITE instructions in place of the standby pulse.
- Write cycle time is the time during which the device is executing its internal write cycle. As described in the previous section ("WIP Polling"), there is a specified maximum write cycle time for each device. However, the internal write cycle typically completes in less time than specified. As such, both worst-case (5 ms) and typical (3.2 ms at TAMB = 25°C) calculations are provided in Table 2.

The following equations were used to calculate the values for Table 2:

#### EQUATION 1: WRITE TIME EQUATIONS

 $T_{LOAD} = \frac{10 \cdot (8 + \# \text{ data bytes})}{F_{CLK}} + (2 \cdot (T_{SS} + T_{HDR}))$ 

 $T_{TOTAL} = (T_{LOAD} + T_{WC}) \cdot \#$  write operations

| TABLE 2: | WRITE TIME | COMPARISONS |
|----------|------------|-------------|
|----------|------------|-------------|

| Device  | Page Size<br>(bytes) | # of Bytes<br>to Write | Write<br>Mode <sup>(1)</sup> | Clock Speed<br>(kHz) | Load Time Per<br>Operation (ms) | Total Time (ms)<br>Worst-Case <sup>(2)</sup> | Total Time (ms)<br>Typical <sup>(3)</sup> |
|---------|----------------------|------------------------|------------------------------|----------------------|---------------------------------|----------------------------------------------|-------------------------------------------|
| 11LC010 | 16                   | 1                      | Byte                         | 10                   | 9.03                            | 14.03                                        | 12.23                                     |
|         |                      | 16                     | Byte                         | 10                   | 9.03                            | 224.48                                       | 195.68                                    |
|         |                      | 16                     | Page                         | 10                   | 24.03                           | 29.03                                        | 27.23                                     |
|         |                      | 1                      | Byte                         | 100                  | 0.93                            | 5.93                                         | 4.13                                      |
|         |                      | 16                     | Byte                         | 100                  | 0.93                            | 94.88                                        | 66.08                                     |
|         |                      | 16                     | Page                         | 100                  | 2.43                            | 7.43                                         | 5.63                                      |

**Note 1:** Byte Write mode signifies that only 1 byte is written during a single write operation. Page Write mode signifies that a full page is written during a single write operation.

**2:** Worst-case calculations assume a 5 ms timed delay is used.

**3:** Typical calculations assume WIP polling is used, with typical Twc = 3.2 ms, TAMB = 25 °C.

From these examples, it is clear that both page writes and WIP polling can provide significant time savings. Writing 16 bytes to the 11LC160 via byte writes at 100 kHz requires roughly 95 ms worst-case. Switching to WIP polling brings that down to roughly 66 ms (assuming typical conditions), nearly a 31% decrease. Changing to page writes further lowers the time to 5.63 ms, an additional decrease of over 91%. Overall, the two techniques provide a combined time savings of over 89 ms, increasing the total data throughput nearly 17 times over.

#### **BUS PULL-UP RESISTOR**

In order to ensure bus idle during times when no device is driving the bus, a pull-up resistor is recommended on the SCIO bus. However, two limiting factors must be considered when selecting pull-up resistor (RP) values:

- Supply voltage (Vcc)
- Total High-Level Input Current (IIH)

Note that the pull-up resistor is meant only to provide a DC level during times when no device is driving the bus, and so slow slew rates due to a large bus capacitance should not adversely affect system performance.

#### Supply Voltage (Vcc)

Supply voltage limits the minimum RP value due to maximum low-level output voltage (VoL) specifications. Consequently, for a given Vcc level, a smaller pull-up resistor value will result in a higher low-level output voltage. For Microchip UNI/O bus-compatible devices, the VoL specification is a maximum of 0.4V at 300  $\mu$ A for Vcc = 5.5V (200  $\mu$ A for Vcc = 2.5V). In other words, if there is a voltage drop across RP of Vcc-0.4V, it cannot be sourcing more than 200  $\mu$ A to 300  $\mu$ A, depending on Vcc. Applying Ohm's Law yields Equation 2 for Vcc > 2.5V, and Equation 3 for Vcc  $\leq$  2.5V.

#### EQUATION 2: MINIMUM RP VALUE Vcc > 2.5V

$$R_{PMIN} = \frac{V_{CC} - V_{OL}}{I_{OL}} = \frac{V_{CC} - 0.4V}{300 \ \mu A}$$

# EQUATION 3: MINIMUM RP VALUE VCC $\leq$ 2.5V

$$R_{PMIN} = \frac{V_{CC} - V_{OL}}{I_{OL}} = \frac{V_{CC} - 0.4V}{200 \ \mu A}$$

#### Total High-Level Input Current (IIH)

The total high-level input current for a line is the total amount of current that will be flowing through the pullup resistor when there are no contentions and the line is allowed to be pulled up by the resistor. This current consists of the sum of the input leakage currents for all devices connected to the bus, as well as any other current being sunk by the devices through the input pin.

Because some current will exist through the pull-up resistor even when no device is actively driving the bus, the effective voltage seen at the SCIO pin will be lower than VCc due to the voltage drop across the resistor. This voltage drop must be small enough that the voltage at the pin will still be considered a high by the device. That is, the voltage at the pin must be higher than VIH. Applying Ohm's Law once again results in Equation 4.

#### EQUATION 4: MAX. RP DUE TO CURRENT

$$R_{PMAX} = \frac{V_{CC} - (V_{IH})}{I_{IH}}$$

#### **Example Resistor Value Calculation**

Here is an example of how to use the previous equations to select the appropriate pull-up resistor value. The following parameters will be used:

TABLE 3: EXAMPLE PARAMETERS

| Parameter                              | Value            | Units |  |
|----------------------------------------|------------------|-------|--|
| Vcc                                    | 5.0              | V     |  |
| Viн                                    | 3.5 <sup>1</sup> | V     |  |
| Ін                                     | 10 <sup>2</sup>  | μA    |  |
| Note 1: VIH derived from 0.7*VCC spec. |                  |       |  |

 IIH used as an example. Each system will vary based on the devices connected to the bus.

By applying Equation 2 and Equation 3, the following resistor value limits were calculated:

TABLE 4: RESISTOR VALUE LIMITS

| Limit | Value    | Limiting Factor |
|-------|----------|-----------------|
| RPMIN | 15.33 kΩ | Supply Voltage  |
| RPMAX | 150 kΩ   | Input Current   |

Although a 15.33 k $\Omega$  resistor would be weak enough at the specified Vcc level to ensure the output reaches VoL, choosing the smallest possible value would be a waste of power. Selecting the largest possible value, 150 k $\Omega$  in this example, leaves only the 0.05\*Vcc margin (specified by VHYS) for any noise that may occur. Therefore, a resistor value between the minimum and maximum should be selected based on power consumption requirements and noise expectations.

#### **DEVICE ADDRESS POLLING**

UNI/O bus devices will respond with a SAK if either a MAK or NoMAK is received following the device address, as long as the address is valid. In the case of a NoMAK, the slave device will return to Standby mode immediately following the transmission of the SAK.

This feature allows the master to perform an Address Polling sequence in order to determine what devices are connected to the bus. Such a sequence is typically used in conjunction with a list of expected device addresses to allow for added flexibility in system design. In order to perform device address polling, the master generates a standby pulse and start header and transmits the desired device address followed by a NoMAK. The master then checks to see whether or not a corresponding slave transmits a SAK. If a SAK is received, then a slave exists with the specified device address. Note that a standby pulse must be generated before every command, because a different device is being addressed during each sequence.

Figure 5 shows an example of polling for two devices. In this example, the first device exists on the bus, and the second device does not exist.



#### FIGURE 5: DEVICE ADDRESS POLLING EXAMPLE

#### SUMMARY

This application note illustrates recommended techniques for increasing design robustness when using Microchip UNI/O bus-compatible serial EEPROMs. These recommendations fall directly in line with how Microchip designs, manufactures, qualifies and tests its serial EEPROMs and will allow the devices to operate within the data sheet parameters. It is suggested that the concepts detailed in this application note be incorporated into any system that utilizes a UNI/O bus-compatible serial EEPROM.

# AN1194

NOTES:

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

#### Trademarks

The Microchip name and logo, the Microchip logo, Accuron, dsPIC, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, rfPIC, SmartShunt and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL, SmartSensor and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, In-Circuit Serial Programming, ICSP, ICEPIC, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, PICkit, PICDEM, PICDEM.net, PICtail, PIC<sup>32</sup> logo, PowerCal, PowerInfo, PowerMate, PowerTool, REAL ICE, rfLAB, Select Mode, Total Endurance, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2008, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.



### QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2002

Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



### WORLDWIDE SALES AND SERVICE

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://support.microchip.com Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Kokomo Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431

Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8528-2100 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Hong Kong SAR** Tel: 852-2401-1200 Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460

Fax: 86-25-8473-2470 **China - Qingdao** Tel: 86-532-8502-7355

Fax: 86-532-8502-7205 **China - Shanghai** Tel: 86-21-5407-5533

Fax: 86-21-5407-5066 China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-4182-8400 Fax: 91-80-4182-8422

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

**Japan - Yokohama** Tel: 81-45-471- 6166 Fax: 81-45-471-6122

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

**Malaysia - Penang** Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-572-9526 Fax: 886-3-572-6459

**Taiwan - Kaohsiung** Tel: 886-7-536-4818 Fax: 886-7-536-4803

**Taiwan - Taipei** Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Italy - Milan** Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820