

# AN-913 Application Note

One Technology Way • P.O. Box 9106 • Norwood, MA 02062-9106, U.S.A. • Tel: 781.329.4700 • Fax: 781.461.3113 • www.analog.com

#### Isolating I<sup>2</sup>C Interfaces by Ronn Kliger

#### INTRODUCTION

The Inter-Integrated Circuit (I<sup>2</sup>C\*) bus is a two-wire bidirectional bus used for low speed, short-distance communication between integrated circuits. Developed by Philips<sup>1</sup> in the early 1980s for use amongst ICs on a single board, I<sup>2</sup>C today is increasingly being used in multiboard applications as new bus extensions and control devices help overcome the original 400 pF maximum allowable load capacitance.

Often, in multicard applications such as blade servers or digitally-controlled power converters, it is desired that each interface be isolated to allow for trouble-free card insertion/removal or for safety considerations. However, isolating I<sup>2</sup>C interfaces is complicated by the bidirectional nature of the I<sup>2</sup>C bus. This characteristic is not compatible with the unidirectional behavior of optocouplers.

This application note provides a brief overview of the I<sup>2</sup>C bus (focusing on its physical layer), discusses the challenges in isolating I<sup>2</sup>C interfaces, and describes *i*Coupler<sup>®</sup> solutions for isolating I<sup>2</sup>C interfaces.

#### I<sup>2</sup>C OVERVIEW

The I<sup>2</sup>C interface is defined by *The I<sup>2</sup>C-Bus Specification*, Version 2.1, January 2000 (NXP Semiconductors). This interface consists of two wires: serial data (SDA) and serial clock (SCL). These wires convey information to and from devices connected to the bus, each of which is identified by a unique address. At any instance, a device can be a transmitter or a receiver although some devices may operate only as one or the other. In addition, at any instance, a device can be a master or a slave. A master is a device that initiates a data transfer by addressing another device while a slave is a device that is addressed by a master.

The I<sup>2</sup>C bus allows for more than two devices to be connected to it and for multiple master/slave relationships to exist. The operation of the bus under such circumstances is defined by an arbitration procedure defined in the I<sup>2</sup>C standard.

Note that the master/slave designations are independent of whether a device is a transmitter or a receiver. For example, in a sequence in which a master initiates a data transfer from a slave, it is first a transmitter (as it addresses the slave), then a receiver (as it receives the data from the slave), and then a transmitter again (as it terminates the transfer). In a similar fashion, the slave is first a receiver, then a transmitter, and then a receiver.

The I<sup>2</sup>C bus operates on the principle of open-drain/opencollector wire-AND functionality (see Figure 1). All devices connected to the bus must be at a logic high state in order for the bus to be at a logic high state. When this situation exists for both the SDA and SCL lines, the bus is considered to be free for a device to initiate a data transfer. Both SDA and SCL are bidirectional lines to support the ability of devices to take on both transmitter and receiver roles.

<sup>1</sup> In 2006, Philips spun out their semiconductor operations (including their I<sup>2</sup>C portfolio) to create a new independent company called NXP Semiconductors.



Figure 1. I<sup>2</sup>C Bus

## TABLE OF CONTENTS

| Introduction                                          | 1 |
|-------------------------------------------------------|---|
| I <sup>2</sup> C Overview                             | 1 |
| The Challenge of Isolated I <sup>2</sup> C Interfaces | 3 |

| <i>i</i> Coupler I <sup>2</sup> C Isolation Solutions | 4 |
|-------------------------------------------------------|---|
| ADuM1250/ADuM1251 Usage Notes                         | 5 |

Table 1. I<sup>2</sup>C Logic Levels

| Parameter                                        | Symbol           | Min                        | Max                        | Unit | Comments                                                                      |
|--------------------------------------------------|------------------|----------------------------|----------------------------|------|-------------------------------------------------------------------------------|
| Logic Low Input Voltage                          | VIL              | -0.5                       | $0.3 \times V_{\text{DD}}$ | V    | Standard mode allows for a fixed-input specification (-0.5 V min, +1.5 V max) |
| Logic High Input Voltage                         | VIH              | $0.7 \times V_{\text{DD}}$ | $V_{\text{DD}} + 0.5$      | V    |                                                                               |
| Logic Low Output Voltage (for 3 mA sink current) |                  |                            |                            |      |                                                                               |
| $V_{DD} > 2 V$                                   | V <sub>OL1</sub> | 0                          | 0.4                        | v    |                                                                               |
| $V_{DD} < 2 V$                                   | V <sub>OL3</sub> | 0                          | $0.2 \times V_{\text{DD}}$ | v    | Standard mode does not allow for $V_{DD} < 2 V$                               |

Data transfer can occur at up to either 100 kbps (standard mode), 400 kbps (fast mode), 1 Mbps (fast mode plus), or 3.4 Mbps (high speed mode). There is no limit to the number of devices that can be connected to the bus—as long as a 400 pF bus limit is not exceeded. The logic levels for I<sup>2</sup>C are shown in Table 1.

An important aspect of the I<sup>2</sup>C interface is that SDA logic transitions can only occur while the SCL clock signal is low. Also, the start and stop signals that bound the transmittal of data are SDA logic transitions that occur while the SCL clock signal is high. Therefore, it is important that the SCL signal be stable in both its low and high states to avoid communication problems on the bus.

#### THE CHALLENGE OF ISOLATED I<sup>2</sup>C INTERFACES

The bidirectional nature of the I<sup>2</sup>C interface presents special challenges in implementing isolation in a manner that avoids bus glitches or lock-up. Figure 2 shows a circuit based on optocoupler technology. Since optocouplers are inherently unidirectional devices, each bidirectional I<sup>2</sup>C line must be broken out into two unidirectional lines to support communication through the optocouplers. In Figure 2, only the SDA lines are shown for simplicity. Isolating a complete I<sup>2</sup>C interface requires four optocouplers. The resulting increase in cost, board space, and complexity diminishes the inherent value (that of providing a simple, low cost, 2-wire interface) of I<sup>2</sup>C.





An additional problem with a circuit such as this is that it results in undesirable bus glitches (see Figure 3).

- A high-to-low transition occurs at SDA. In this situation, IC<sub>1</sub> is turned on by the current flowing through R<sub>2</sub>. This, in turn, pulls Node 1 low and consequently pulls SDA' low via D<sub>2</sub>.
- SDA' is taken low. Nothing changes except D<sub>2</sub> no longer conducts.
- SDA is released and goes high as there is nothing holding it low. The LED in IC<sub>1</sub> turns off. After a delay, the transistors of IC<sub>1</sub> turn off. Node 1 goes high and turns on the LED in IC<sub>2</sub>. After another delay, the transistors of IC<sub>2</sub> turn on and SDA is pulled low to the desired state.

Notice that SDA is high for the duration it takes for  $IC_1$  to turn off and  $IC_2$  to turn on. This is an unwanted glitch on the bus in which SDA is high while SDA' is trying to bring the bus low.

A solution offered by NXP Semiconductors in the P82B96 data sheet consists of their dual bidirectional bus buffer and four optocouplers. This solution is free of glitches or lock-up but it still requires multiple components bringing board space and cost penalties that undermine the benefits of the I<sup>2</sup>C interface.

#### *i*COUPLER I<sup>2</sup>C ISOLATION SOLUTIONS

In contrast, Analog Devices, Inc.'s ADuM1250/ADuM1251 *i*Coupler products are single-component I<sup>2</sup>C isolators free of any glitch or lock-up issues and without the size, cost, and complexity of optocoupler-based solutions.

The ADuM1250 supports interfaces with bidirectional data and clock lines while the ADuM1251 supports interfaces with a bidirectional data line and a unidirectional clock line. Both products carry UL approved 2.5 kV rms isolation ratings and are offered in an 8-lead SOIC package.





Figure 5. ADuM1251 Functional Block Diagram

An isolated I<sup>2</sup>C interface using the ADuM1250/ADuM1251 is extremely simple (see Figure 6). It consists of just one component and a bypass capacitor for each supply. The pull-up resistors are those associated with any I<sup>2</sup>C interface. Guidelines for the selection of resistor values are provided within the I<sup>2</sup>C specification.



The ADuM1250/ADuM1251 isolators support two bidirectional communication lines by internally configuring four unidirectional isolation channels in the wire-AND opendrain configuration of the I<sup>2</sup>C interface. Special logic voltage levels at Side 1 of the devices are used to avoid bus glitches or latch-up. This prevents a logic low asserted by the Side 1 receiver from being interpreted as being input low by the Side 1 transmitter, thereby breaking the loop between Side 1 and Side 2 (see Figure 7).



Figure 7. ADuM1250/ADuM1251 Side 1 Logic Voltage Levels

The logic low output from the Side 1 receiver is 0.9 V (maximum). This is low enough to be read as an input low by other standard CMOS devices' Side 1, but high enough to avoid being interpreted as a logic low by the Side 1 transmitter, which has its logic low threshold at 0.7 V (maximum). Therefore, an output low from the Side 1 receiver is properly detected by devices connected to the bus, but is not fed back to Side 2 by the Side 1 transmitter. This prevents the bus problems commonly associated with optocoupler solutions while still supporting clock frequencies up to 1 MHz. Because the feedback loop is broken at Side 1, there is no need to do the same at Side 2. On that side, standard logic voltage levels are used.

#### ADuM1250/ADuM1251 USAGE NOTES

The recommended method of using the ADuM1250/ADuM1251 is to connect Side 2 to the I<sup>2</sup>C bus. This side of these isolators is fully compliant with the I<sup>2</sup>C specification for standard and fast mode operation. Side 1 (while fully compatible with I<sup>2</sup>C devices) is not strictly compliant to the I<sup>2</sup>C specification due to the special logic low voltage levels used to prevent bus latch-up.



Figure 8. Isolating Multiple Devices on an I<sup>2</sup>C Bus

Figure 8 shows an I<sup>2</sup>C bus with multiple devices connected via ADuM1250 isolators. Each device has its own power supply and is connect to Side 1 of an ADuM1250. Side 2 of each ADuM1250 is connected to the bus and powered from a common  $V_{DD2}$  supply.

In any I<sup>2</sup>C interface, care should be taken to make sure that design is compliant with the timing requirements in the I<sup>2</sup>C specification. Specifically, the propagation delays of the

isolation channels as well as the propagation delay mismatches between isolation channels need to be considered to make sure the resultant interface meets I<sup>2</sup>C requirements.

There are two timing parameters, which isolators in an I<sup>2</sup>C interface can affect:

- SDA setup time (250 ns for fast mode)
- SDA hold time (300 ns for fast mode)



Figure 10. Impact of Isolator Round-Trip Propagation Delay in Slave/Write Mode

Two situations need to be considered when analyzing the impact of I<sup>2</sup>C isolators. The first is when the master device is writing to the slave (see Figure 9). In this situation, the channel-to-channel mismatch of the isolator can decrease the setup or hold time of the SDA signal as received by the slave. To protect against this possibility, the master setup and hold times should be increased by at least the amount of channel mismatch to ensure that required setup and hold times are met at the receiving slave device.

The second scenario is that when the slave device is writing to the master (see Figure 10). In this situation, the master provides the SCL clock to the slave, which in turn writes the SDA signal to the master. The master pulls the SCL low and must receive the SDA edge from the slave before the SCL returns to a logic high state (less the required setup time). This means that the round-trip propagation delay through the isolator plus the slave's response time must be less than that of the SCL logic low duration less its setup time:

 $t_0 + t_{SCL} + t_{RESPONSE} < T_{LOW} - T_{SETUP}$ 

This, in turn, places a constraint on the response time of the slave.

 $t_{\text{RESPONSE}} < T_{\text{LOW}} - t_{\text{SETUP}} - t_0 - t_{\text{SCL}}$ 

In both scenarios, an ideal I<sup>2</sup>C isolator has short propagation delays and tight, channel-to-channel matching. In this regard (in addition to their size, cost, and simplicity benefits), the ADuM1250/ADuM1251 also offer superior performance characteristics because they impact the timing of I<sup>2</sup>C interfaces to a lesser degree.

# NOTES

©2007 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. AN06751-0-6/07(0)



www.analog.com

Rev. 0 | Page 8 of 8